Claims
- 1. A method for making a multi-layered integrated circuit structure comprising:
- depositing a methyl doped silicon oxide layer with a first thickness over a substrate under a first set of conditions;
- depositing a SiO.sub.2 skin with a second thickness on said methyl doped silicon oxide layer under a second set of conditions wherein said second thickness is substantially thinner than said first thickness; and
- depositing a cap layer adhering on said SiO.sub.2 skin under a third set of conditions.
- 2. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said methyl group is from the group CH.sub.3 SiO.sub.x.
- 3. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said depositing under said first set of conditions, said second set of conditions and said third set of conditions are performed in a same semiconductor apparatus.
- 4. A method for making a multi-layered integrated circuit structure as recited in claim 3, wherein said second set of conditions comprises:
- flowing CH.sub.3 SiH.sub.3 into said semiconductor apparatus wherein the volume of CH.sub.3 SiH.sub.3 is decreased over a period of time;
- flowing SiH.sub.4 into said semiconductor apparatus wherein the volume of SiH.sub.4 is increased over said period of time; and
- flowing H.sub.2 O.sub.2 into said semiconductor apparatus wherein the volume of H.sub.2 O.sub.2 is held constant over said period of time.
- 5. A method for making a multi-layered integrated circuit structure as recited in claim 4 wherein said semiconductor apparatus is a cluster tool including a chemical vapor deposition chamber.
- 6. A method for making a multi-layered integrated circuit structure as recited in claim 4 wherein said period of time about 5 to about 30 seconds.
- 7. A method for making a multi-layered integrated circuit structure as recited in claim 6 wherein said period of time is about 10 to about 20 seconds.
- 8. A method for making a multi-layered integrated circuit structure as recited in claim 6 wherein said period of time is about 15 seconds.
- 9. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said methyl group includes about 10% to about 25% methyl.
- 10. A method for making a multi-layered integrated circuit structure as recited in claim 2 wherein the value x in said group CH.sub.3 SiO.sub.x is about 1.5 to about 1.9.
- 11. A method for making a multi-layered integrated circuit structure as recited in claim 4 wherein said chemical vapor deposition chamber operates at about 0.2 Torr to about 1.5 Torr.
- 12. A method for making a multi-layered integrated circuit structure as recited in claim 4 wherein said volume of CH.sub.3 SiH.sub.3 and said volume of SiH.sub.4 are about 20 sccm to about 100 scm and said volume of H.sub.2 O.sub.2 is about 0.3 to about 1.5 g/min.
- 13. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said methyl doped silicon oxide layer is formed over a metal layer.
- 14. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said cap layer is planarized by chemical mechanical polishing.
- 15. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said methyl doped silicon oxide layer is preferably at least about 3,000 Angstroms in thickness.
- 16. A method for making a multi-layered integrated circuit structure as recited in claim 15 wherein said methyl doped silicon oxide layer is preferably in the range of about 3,000-5,000 Angstroms in thickness.
- 17. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said SiO.sub.2 skin is preferably in the range of about 50-1,000 Angstroms in thickness.
- 18. A method for making a multi-layered integrated circuit structure as recited in claim 17 wherein said SiO.sub.2 skin is preferably in the range of about 200-600 Angstroms in thickness.
- 19. A method for making a multi-layered integrated circuit structure as recited in claim 18 wherein said SiO.sub.2 skin is preferably about 400 Angstroms in thickness.
- 20. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said cap layer is preferably in the range of about 2,000-10,000 Angstroms in thickness.
- 21. A method for making a multi-layered integrated circuit structure as recited in claim 20 wherein said cap layer is preferably in the range of about 4,000-5,000 Angstroms in thickness.
- 22. A method for making a multi-layered integrated circuit structure as recited in claim 1 wherein said methyl doped silicon oxide has a dielectric constant in the range of about 2.0-3.5.
- 23. A method for making a multi-layered integrated circuit structure as recited in claim 22 wherein said methyl doped silicon oxide has a dielectric constant of about 2.8.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to the following US patent application Ser. No. 09/121,180 filed on the same day herewith, incorporated herein by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5716890 |
Yao |
Oct 1996 |
|
5872065 |
Sivaramakrishnan |
Apr 1997 |
|
5879574 |
Sivaramakrishnan et al. |
Nov 1996 |
|