This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2007-247914, filed on Sep. 25, 2007; the entire contents of which are incorporated herein by reference.
1. Field of the Invention
This invention relates to a semiconductor apparatus.
2. Background Art
Power MOSFET and other power semiconductor devices are required to reduce on-resistance, thereby reducing power loss.
To this end, as a connecting means between the source electrode and the package lead where a large current flows, a structure based on a plate-like or ribbon-like strap member made of copper (Cu) or aluminum (Al) can be used instead of a bonding wire.
For example, an Al strap member can be bonded to the source electrode by supersonic bonding. However, if a supersonic wave is applied while the gate metal interconnect layer still remains, a short circuit is likely to occur between the source electrode and the gate metal interconnect layer. If a gate polysilicon interconnect layer is used instead of the gate metal interconnect layer, short circuiting can be reduced.
Japanese Patent No. 3637330 discloses a technique related to a semiconductor apparatus provided with an Al strap member. This technique provides a semiconductor apparatus with reduced gate internal resistance, including a gate polysilicon interconnect layer with part of its surface being a silicide layer, and a strap member coupled to the source electrode. However, the silicide layer has a higher specific resistance than the metal interconnect layer, and the reduction of the gate internal resistance is insufficient.
According to an aspect of the invention, there is provided a semiconductor apparatus including: a semiconductor device including a semiconductor layer, a first metal main electrode provided on the semiconductor layer and having a first region and a second region, and a metal gate interconnect provided on the semiconductor layer and insulated from and interposed between the first region and the second region; a lead; and a conductive member made of a metal and connecting the first metal main electrode to the lead, the conductive member being bonded to the first region and the second region so as to cover the metal gate interconnect, and the conductive member having a recess on its lower surface above the metal gate interconnect to be spaced from the metal gate interconnect.
According to another aspect of the invention, there is provided a semiconductor apparatus including: a semiconductor device including a semiconductor layer, a first metal main electrode provided on the semiconductor layer and having a first region and a second region, and a metal gate interconnect provided on the semiconductor layer and insulated from and interposed between the first region and the second region; a first bonding member provided on the first region; a second bonding member provided on the second region; a lead; and a conductive member made of a metal and connecting the first metal main electrode to the lead, the conductive member being spaced from the metal gate interconnect and bonded to the first bonding member and the second bonding member so as to cover the metal gate interconnect.
According to still another aspect of the invention, there is provided a semiconductor apparatus including: a semiconductor device including a semiconductor layer, a first metal main electrode provided on the semiconductor layer and having a first region and a second region, and a metal gate interconnect provided on the semiconductor layer and insulated from and interposed between the first region and the second region; a lead; and a conductive member made of a metal and connecting the first metal main electrode to the lead, the conductive member being spaced from the metal gate interconnect via an insulating layer made of an insulating material, and being bonded to the first region and the second region so as to cover the metal gate interconnect.
Embodiments of the invention will now be described with reference to the drawings.
This embodiment is described assuming that the semiconductor device 16 is a MOSFET (metal oxide semiconductor field effect transistor). However, the semiconductor device 16 is not limited thereto, but illustratively an IGBT (insulated gate bipolar transistor) and the like. The MOSFET includes a semiconductor layer 10 having a drain region of a first conductivity type, a base region of a second conductivity type, and a plurality of source regions of the first conductivity type.
A plurality of n+-type source regions 68 are connected to the regions 12a, 12b of the source metal electrode 12, respectively. In the trench provided in the surface of the semiconductor layer 10, for example, the trench gate electrode 66 facing the p-type base region 62 across the gate insulating film 64 is connected to the metal gate interconnect 14. An insulating layer is provided between the metal gate interconnect 14 and the surface of the semiconductor layer 10.
As in
In
It is noted that the invention is not limited to the structure in which the source metal electrode 12 is made of a plurality of regions with the metal gate interconnect 14 placed therebetween. The electrode to which the strap member 20 is connected can be the drain metal electrode instead of the source metal electrode. In that case, the metal gate interconnect 14 can be placed between a plurality of drain metal electrodes.
A power MOSFET is required to reduce drain-source on-resistance in large current operation, thereby reducing power loss. Here, it is important to decrease not only the device internal resistance of the semiconductor device 16, but also the connection resistance between the source metal electrode 12 and the package lead. A large number of bonding wires are needed for the source current, because it is larger than the gate current. However, even if the number of bonding wires is increased, there is a limit to reducing the resistance of the connecting portion. Thus, a strap member 20 having a large cross-sectional area is used to connect the source metal electrode 12, thereby reducing the resistance of the connecting portion. Furthermore, the process of supersonic bonding using a strap connecting jig is simpler than the wire bonding process with a large number of wires, and facilitates streamlining the assembly process.
In this case, if the inner finger 14a is covered with an insulator material to form an insulating layer 22, short circuiting between the strap member 20 and the inner finger 14a is easily prevented, and the reliability and manufacturing yield can be improved. Furthermore, because the insulating layer 22 made of an insulator material is convex upward, the planar strap member 20 made of a soft material such as Al is slightly dished in supersonic bonding to form a recess. Despite the slight recess, insulation between the inner finger 14a and the strap member 20 can be maintained because the insulating layer 22 is interposed therebetween. Furthermore, the tip of the horn of the strap connecting jig 30 used for supersonic bonding is placed above the plurality of regions 12a, 12b of the source metal electrode 12 as in
However, the silicide layer has a higher specific resistance than metal, and the gate resistance can be reduced only to approximately 1 to 2Ω. A high gate resistance prevents the cell region of the semiconductor layer 110 from operating uniformly. To achieve a lower gate resistance, the number of fingers of the gate polysilicon interconnect layer 115 needs to be increased. Here, if the chip size remains unchanged, the effective device area decreases. Instead, if the effective device area is maintained, the chip size increases, which makes it difficult to downsize the semiconductor apparatus. Furthermore, formation of the silicide layer increases the number of steps in chip manufacturing, which results in increased cost.
On the other hand, two-layer metallization can be used for strap bonding above the inner finger. However, this method is insufficient to prevent short circuiting between the source metal electrode and the gate metal electrode due to cracks in the interlayer film.
In contrast, in this embodiment, the inner finger 14a serving as a gate metal interconnect can reduce the gate resistance as well as facilitates uniform operation of the cell region and downsizing of the semiconductor device 16. Furthermore, the bonding portion 24 is provided above the source metal electrode 12 to prevent short circuiting between the strap member 20 and the inner finger 14a. Thus, this embodiment can provide a semiconductor apparatus having a strap structure with improved reliability while maintaining low gate resistance.
In this embodiment, a gold stud bump 34 can be formed on the plurality of regions 12a, 12b using a wire bonder. More specifically, the tip of a gold wire is melted by electric discharge to form a ball, which is bonded to the plurality of regions 12a, 12b, and the wire is cut. Then, the tip of the horn of a strap connecting jig 30 is aligned above the bump 34 to apply a supersonic wave to the strap member 20 from above, thereby bonding the bump 34 to the strap member 20. The bonding portion 24 represented by the dashed line includes the lower surface of the strap member 20, the bump 34, and the upper surface of the source electrode 12. The material of the bump 34 can be gold (Au), solder, Cu, Al—Cu, Al—Si—Cu, Ti, TiN, tungsten (W), or TiW. Among them, Au is preferable because it is rich in conductivity, ductility, and malleability, and hence the contact resistance can be decreased while reliably maintaining contact.
The electrode member 35 can be formed by electroplating on the plurality of regions 12a, 12b. Alternatively, the electrode member 35 can be made of a metal plate and mechanically bonded. The bonding portion 24 includes the lower surface of the strap member 20, the electrode member 35, and the upper surface of the source metal electrode 12. The material of the electrode member 35 can be Au, solder, Cu, Al—Cu, Al—Si—Cu, Ti, TiN, W, or TiW. Among them, Au is preferable because it is rich in conductivity, ductility, and malleability, and hence the contact resistance can be decreased while reliably maintaining contact.
The second to fourth embodiment and the variation associated therewith reduce the gate resistance, enable uniform operation inside the device, and facilitate downsizing the semiconductor device. Furthermore, it is possible to provide a semiconductor apparatus having a strap structure with improved reliability and yield while maintaining low drain-source on-resistance.
The embodiments of the invention have been described with reference to the drawings. However, the invention is not limited to these embodiments. The material, shape, size, and layout of the semiconductor device, semiconductor layer, source metal electrode, metal gate interconnect, strap member, bump, electrode member, insulating layer, and lead frame constituting the semiconductor apparatus can be modified by those skilled in the art, and such modifications are also encompassed within the scope of the invention as long as they do not depart from the spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2007-247914 | Sep 2007 | JP | national |