Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate;
- first and second gate electrodes respectively formed within a first conductivity type well region and a second conductivity type well region surrounded by a device isolation region on said semiconductor substrate;
- first and second channel formation regions each immediately below said respective gate electrodes within said well regions;
- a first impurity diffused region including a first diffused layer adjacent said first channel formation region and a second diffused layer positioned between said first diffused layer and said first channel formation region within said first conductivity type well region; and
- a second impurity diffused region including a third diffused layer adjacent to said second channel formation region and a fourth diffused layer positioned between said third diffused layer and said second channel formation region;
- said second diffused layer being formed so that it is shallower than said first diffused layer and/or said fourth diffused layer being formed so that it is shallower than said third diffused layer, the distribution in a depth direction of carriers of said second and fourth diffused layers having a profile in which the concentration is more than 5.times.10.sup.18 cm.sup.-3 at its peak and is equal to carrier concentrations of said wells at a depth less than 0.04 .mu.m.
- 2. A semiconductor device as set forth in claim 1, wherein an insulating film is provided on both sides of said first gate electrode and on the upper surface of said first conductivity type well region, and a first side wall of silicate glass containing impurity of a second conductivity type is formed on the insulating film,
- and wherein a second side wall of silicate glass containing impurity of the second conductivity type is formed on both sides of said second gate electrode and on the upper surface of said second conductivity type well region.
- 3. A semiconductor device comprising:
- a semiconductor substrate having a primary surface;
- a first gate electrode of a first MOS transistor of a first conductivity type formed on said primary surface of said substrate;
- a second gate electrode of a second MOS transistor of a second conductivity type formed on said primary surface of said substrate;
- a first silicate glass layer as a first solid phase diffusion source containing an impurity of a first conductivity type, said first silicate glass layer being provided on both sides of said first gate electrode;
- a second silicate glass layer as a second solid phase diffusion source containing an impurity of the first conductivity type, said second silicate glass layer being provided on both sides of said second gate electrode;
- first source/drain regions of the first conductivity type formed in the outward portions from said first silicate glass layer in the primary surface of said substrate;
- second source/drain regions of the first conductivity type having shallower depth than those of said first source/drain regions, said second source/drain regions being formed below said first silicate glass layer;
- third source/drain regions of the second conductivity type formed in the outward portions from said second silicate glass layer in the primary surface of said substrate; and
- fourth source/drain regions of the second conductivity type having shallower depth than those of said third source/drain regions, said fourth source/drain regions being formed below said second silicate glass layer.
- 4. The semiconductor device according to claim 3, wherein said first conductivity type is p type and said second conductivity type is n type.
- 5. The semiconductor device according to claim 4, wherein a diffusion barrier layer is provided at least between said second silicate glass layer and said primary surface of said substrate.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-352324 |
Dec 1909 |
JPX |
|
4-139335 |
May 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/353,301, filed Dec. 5, 1994, which is a continuation of Ser. No. 08/068,529 filed May 28, 1993, now U.S. Pat. Nos. 5,766,925 and 5,434,440, respectively.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
60-134469 |
Jul 1985 |
JPX |
61-43477 |
Mar 1986 |
JPX |
61-154172 |
Jul 1986 |
JPX |
61-156858 |
Jul 1986 |
JPX |
64-46974 |
Feb 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wolf., "Silicon Processing for the VLSI Era vol. 2: Process Integration" Latice Press (1990), pp. 354-361. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
353301 |
Dec 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
068529 |
May 1993 |
|