1. Field of the Invention
The present invention relates to a semiconductor device package, and more particularly to a semiconductor device package having a chip with a conductive layer.
2. Description of the Related Art
The conventional semiconductor device package 1 has the following disadvantages. The substrate 11 is a single-layered plate, and therefore when a signal is transmitted by the substrate 11 to the chip 12, the substrate 11 lacks a power/ground plane as a reference plane for controlling the impedance of the signal, which causes higher impedance and bad influence to electrical property.
Therefore, it is necessary to provide a semiconductor device package having a chip with a conductive layer to solve the above problems.
The present invention is directed to a semiconductor device package having a chip with a conductive layer. The semiconductor device package comprises a substrate, a chip, at least one first electrical connecting element and at least one second electrical connecting element. The substrate has a first surface and a first circuit layer. The first circuit layer is disposed adjacent to the first surface. The chip is attached to the substrate and has a surface, at least one first pad, a plurality of second pads and a conductive layer. The first pad, the second pads and the conductive layer are disposed adjacent to the surface, and the conductive layer connects the second pads. The first electrical connecting element electrically connects the first circuit layer of the substrate to the first pad of the chip. The second electrical connecting element electrically connects the first circuit layer of the substrate to the conductive layer of the chip.
Whereby, the conductive layer of the chip has the effects of controlling the characteristic impedance and increasing the signal integrity.
The chip 22 is attached to the substrate 21 and has a surface 221, at least one first pad 222, a plurality of second pads 223 and a conductive layer 224. The first pad 222, the second pads 223 and the conductive layer 224 are disposed adjacent to the surface 221. The first pad 222 is used to transmit input/output signals. The second pads 223 are used to ground or power. The conductive layer 224 connects the second pads 223. The conductive layer 224 is a plane having a large area, and the area of the conductive layer 224 covers the second pads 223. In the embodiment, the chip 22 is a wire-bonded chip. The window 213 of the substrate 21 exposes the first pads 222 and the second pads 223 of the chip 22, and the surface 221 of the chip 22 is attached to the second surface 214 of the substrate 21. Therefore, a window ball grid array package is formed. The conductive layer 224 of the chip 22 is a power/ground plane. The chip 22 further comprises a chip passivation 225. The chip passivation 225 is disposed adjacent to the conductive layer 224, and exposes the first pads 222 and part of the conductive layer 224.
The first electrical connecting elements electrically connect the first circuit layer 212 of the substrate 21 to the first pads 222 of the chip 22. The second electrical connecting elements electrically connect the first circuit layer 212 of the substrate 21 to the conductive layer 224 of the chip 22. In the embodiment, the first electrical connecting elements are a plurality of first wires 23 which electrically connect the first fingers 2121 of the first circuit layer 212 of the substrate 21 to the first pads 222 of the chip 22, the second electrical connecting elements are a plurality of second wires 24 which electrically connect the second fingers 2125 of the first circuit layer 212 of the substrate 21 to the second pads 223 of the chip 22. In the embodiment, the semiconductor device package 2 further comprises a molding compound 25 and a plurality of input/output solder balls 26. The molding compound 25 encapsulates the substrate 21, the chip 22, the first electrical connecting elements and the second electrical connecting elements. The input/output solder balls 26 are disposed adjacent to the input/output pads 2122 of the first circuit layer 212 of the substrate 21.
To a high-speed signal, a reference plane is very important for controlling the characteristic impedance and increasing the signal integrity. In the present invention, the conductive layer 224 of the chip 22 is a reference plane when transmitting the high-speed signal on the substrate 21. Therefore, the conductive layer 224 of the chip 22 has the effects of controlling the characteristic impedance and increasing the signal integrity.
Therefore, the conductive layer 224 of the chip 22 has strong coupling with the second circuit layer 216 of the substrate 21, which facilitates suppressing the noise of the power/ground plane.
The chip 32 is attached to the substrate 31 and has a surface 321, at least one first pad 322, a plurality of second pads 323 and a conductive layer 324. The first pad 322, the second pads 323 and the conductive layer 324 are disposed adjacent to the surface 321. The first pad 322 is used to transmit input/output signals. The second pads 323 are used to ground or power. The conductive layer 324 connects the second pads 323. The conductive layer 324 is a plane having a large area, and the area of the conductive layer 324 covers the second pads 323. In the embodiment, the chip 32 is a flip chip. The conductive layer 324 of the chip 32 is a power/ground plane. The chip 32 further comprises a chip passivation 325 and an insulating material 326. The chip passivation 325 is disposed adjacent to the conductive layer 324, and exposes the first pads 322 and part of the conductive layer 324. The insulating material 326 is used to electrically insulate the first pads 322 and the conductive layer 324.
The first electrical connecting elements electrically connect the first circuit layer 312 of the substrate 31 to the first pads 322 of the chip 32. The second electrical connecting elements electrically connect the first circuit layer 312 of the substrate 31 to the conductive layer 324 of the chip 32. In the embodiment, the first electrical connecting elements are a plurality of second through vias 33 which electrically connect the input/output pads 3122 of the first circuit layer 312 of the substrate 31 to the first pads 322 of the chip 32, the second electrical connecting elements are a plurality of third through vias 34 which electrically connect the power/ground pads 3124 of the first circuit layer 312 of the substrate 31 to the second pads 323 of the chip 32.
In the embodiment, the semiconductor device package 6 further comprises a plurality of input/output solder balls 36, a plurality of power/ground solder balls 38, a plurality of second bumps 39 and a plurality of third bumps 40. The input/output solder balls 36 are disposed adjacent to the input/output pads 3122 of the first circuit layer 312 of the substrate 31. The power/ground solder balls 38 are disposed adjacent to the power/ground pads 3124 of the first circuit layer 312 of the substrate 31. The second bumps 39 electrically connect the second through vias 33 to the first pads 322 of the chip 32. The third bumps 40 electrically connect the third through vias 34 to the conductive layer 324 of the chip 32. However, in other applications, the semiconductor device package 6 may further comprises an underfill covering the second bumps 39 and the third bumps 40.
While several embodiments of the present invention have been illustrated and described, various modifications and improvements can be made by those skilled in the art. The embodiments of the present invention are therefore described in an illustrative but not restrictive sense. It is intended that the present invention should not be limited to the particular forms illustrated, and that all modifications which maintain the spirit and scope of the present invention are within the scope defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
098115446 | May 2009 | TW | national |