The present invention pertains to a type of semiconductor device with flip chip assembly. In particular, the present invention pertains to a type of stud bump formed on the semiconductor chip.
The popularization of cell phones, notebook personal computers, and other small electronic devices has been accompanied by a high demand for reducing the size and pitch of the semiconductor chips carried in them. The flip chip assembly for connecting a bare chip on substrate is one of the technologies for assembling semiconductor chips with a higher degree of integration and smaller pitches. The flip chip assembly is for connection of the bump electrodes formed on the principal surface, as the surface of the semiconductor chip with the integrated circuit, to the electrodes or lands on the substrate facing them. Flip chip connection is adopted to substitute for the method of connecting semiconductor chip electrodes to the substrate by means of wire bonding.
The following methods may be adopted in flip chip connection: in one, the bare chip with bumps formed on it is pressed and joined to a substrate laminated with an anisotropic electroconductive film beforehand; in another method, the gold stud bumps on the bare chip are connected to the substrate electrodes by means of heat and pressure or ultrasonic wave vibration; in yet another method, the solder bumps on the bare chip are reflow connected to the substrate electrodes. Also, stress is concentrated at the gold stud bumps or solder bumps in flip chip connection. In order to prevent breakage of the joint, a method has been proposed in which a liquid underfilling resin is injected between the bare chip and the substrate to increase the connection strength.
Patent Reference 11 disclosed a type of semiconductor integrated circuit device manufactured by Texas Instruments Corp. and its assembly method. As shown in
Japanese Kokai Patent Application No. 2002-170901
The material for the stud bumps in the prior art can be a gold alloy containing about 1% palladium. When the stud bumps are connected by solder to the Cu electrodes on the substrate, for other than the Au/Sn eutectic connection, plural voids and cracks are generated at the interface between solder and gold and the interface between solder and copper, and the strength of the flip chip connection is reduced. This is a problem to be addressed.
As shown in
As shown in
The objective of the present invention is to solve the aforementioned problems of the prior art by providing a type of semiconductor chip and semiconductor device employing flip chip connections that are highly reliable.
The present invention provides a type of semiconductor chip characterized by the fact that the semiconductor chip for flip chip assembly has plural gold stud bumps on the principal surface where a semiconductor integrated circuit is formed, and said gold stud bumps contain silver (Ag). It is preferred that the content of silver be 17%±2% with respect to gold. There is no specific restriction on the shape of the gold stud bumps. For example, they can be formed as protrusions on the principal surface of the semiconductor chip. The gold stud bumps are formed on the electrode pads formed on the principal surface of the semiconductor chip.
The semiconductor device of the present invention includes said semiconductor chip and a substrate with said semiconductor chip flip assembled on it. The plural gold stud bumps of the semiconductor chip are connected by solder to the plural corresponding electroconductive regions on the substrate. The solder is preferably free of lead, and in the form of a tin alloy containing silver. In addition, the tin alloy may contain Bi, Cu, In, etc. The plural electroconductive regions consist of wiring or electrodes of copper or copper alloy formed on the substrate by patterning. When the gold stud bumps on the semiconductor chip are connected to the electroconductive regions, ultrasonic vibration or heat and pressure can be applied. The substrate can be made of polyimide, glass epoxy resin, etc. There is no specific restriction on its material and configuration. Also, said plural electroconductive regions are formed on the first surface of the substrate, and plural external electrodes that are electrically connected to said plural electroconductive regions are formed on the second surface facing said first surface. As a result, a BGA or LGA package is formed. In addition, an underfill can be introduced between the semiconductor chip and the substrate.
In the figures, 1 represents a semiconductor device, 10 represents a semiconductor chip, 12 represents a principal surface, 14 represents an electrode pad, 16 represents a gold stud bump, 20 represents a substrate, 22 represents a Cu electrode, 24 represents a solder bump, 26 represents internal wiring, 28 represents an external electrode, 30 represents an underfilling, resin, 32 represents a solder ball.
The present invention provides a type of semiconductor device characterized by the fact that by including silver in the gold stud bumps on the semiconductor chip, the generation of voids and cracks is suppressed at the interface between the stud bumps and solder in the flip chip connection, the joint strength is high, and the reliability is excellent.
In the following, a preferred embodiment of the present invention will be explained with reference to figures.
Substrate 20 can be a laminated substrate, for example. Patterned electrodes 22 made of Cu or the like are formed on its upper surface. Solder bumps 24 are formed on said electrodes 22. Said solder bumps 24 are set at positions corresponding to electrode pads 14 or gold stud bumps 16 on semiconductor chip 10. Said solder bumps 24 are preferably made of a material free of lead, such as a tin alloy containing silver. The tin alloy can also contain copper, indium, bismuth, etc. Said electrodes 22 are connected via internal wiring 26 of substrate 20 to external electrodes 28 formed on the inner surface of the substrate. Electrodes 28 can be connected to solder balls 32 for BGA or CSP.
Said gold stud bumps 16 of semiconductor chip 10 are connected to solder bumps 32 of substrate 20, and gold stud bumps 16 and solder bumps 24 are joined to each other by means of solder flow. Because the joint between gold stud bumps 16 and solder bumps 24 is brittle, underfilling resin 30 for reinforcing them can be injected into the gap between principal surface 12 of semiconductor chip 10 on substrate 20.
A characteristic feature of the present invention is that silver (Ag) is contained in gold stud bumps 16. It is preferred that gold stud bumps 16 contain 17±2% of silver, and 0.01% or less of additives and impurities. It is well known that the stud bumps can be formed by using a well known wire bonding device or a dedicated stud bump bonder to form balls from gold wire, followed by cutting of the tip portions to form bumps. In this application example, gold wires containing silver are prepared to form gold stud bumps 16 on the electrode pads of the semiconductor chip by means of wire bonding. The gold wires containing silver used in this case have the following characteristics: a wire diameter of about 18 μm, a weight in the range of 0.77-0.96 (mg/200 mm), a breaking strength of 106 (mN), and an elongation of 0.5 (%) or more.
In the following, a preferred embodiment of the present invention will be explained in more detail. However, the present invention is not limited to the specific embodiment. Various modifications and changes can be made as long as the gist of the present invention described in the claims is observed.
In said application example, an example of the package of formation of the solder balls is shown. However, this is merely an example, and other packages, such as CSP, LGA, can also be adopted. In addition, appropriate selections can be made regarding the shape, size and pitch of the gold stud bump electrodes corresponding to specific purposes and applications.
The present invention can be adopted in various electronic parts utilizing flip chip connection, especially semiconductors, assembly substrates, etc., that need to be small and very thin.
Number | Date | Country | Kind |
---|---|---|---|
2005-334420 | Nov 2005 | JP | national |