This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2017-179056, filed Sep. 19, 2017, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device.
Recently, the development of an SSD (Solid State Drive), which is an alternative to an HDD (Hard Disk Drive), has been underway for use as a mass digital storage device. The SSD is configured with a nonvolatile semiconductor memory such as a NAND type flash memory, a controller therefor, and the like. The controller is configured with a semiconductor chip and a chip board, and the semiconductor chip is mounted on the chip board by wire bonding. The chip board as well as the flash memory is mounted on an SSD board.
In recent years, flip-chip mounting technology has been developed as an alternative to wire bonding, so that the semiconductor chip is mounted on the chip board using flip-chip technology. The flip-chip mounting bonds the semiconductor chip to the chip board by arranging very small metal protrusion (solder or the like) terminals called bumps on a front surface of a semiconductor chip, placing the semiconductor chip on the chip board so that the bumps come in contact with the chip board, and temporarily melting the bumps. An encapsulation portion (also referred to as “overmold”) formed from a resin material and provided on the wire-bonding mounting is often omitted in the flip-chip mounting. Use of flip-chip mounting is not limited to the semiconductor chip for the controller of the SSD and flip-chip mounting has been in widespread use in a broad range of fields.
A flip-chip mounting semiconductor device of related art is prone to ESD (Electro-Static Discharge) breakdown caused by static electricity. It is noted that the ESD breakdown occurs not only in the controller of the SSD but also in every semiconductor device using the flip-chip mounting.
Embodiments provide a semiconductor device in which ESD breakdown seldom occurs.
In general, according to one embodiment, a semiconductor device includes a first board including a plurality of terminals, a semiconductor chip flip-chip mounted to the first board, and an insulating layer covering the first board and the semiconductor chip. The plurality of terminals include at least one first terminal electrically connected to the semiconductor chip, and at least one second terminal that is not connected to the semiconductor chip, wherein the at least one second terminal is not covered by the insulating layer.
Example embodiments will be described hereinafter with reference to the drawings. It is noted that this specific embodiments are given as an example only and that the disclosure is not limited by the specific aspects of the examples. While various names or designated characteristics may be given to some elements as described herein, the exemplary designations are example only and other names or specific characteristics may be adopted. Modifications to elements and/or aspects in the present disclosure that a person skilled in the art can easily conceive of are within the intended scope of this disclosure. To make the explanation herein clearer, the sizes, thicknesses, planar dimensions, shapes, and the like of elements are often different from those in actual implementations so that description of particular aspects may be provided. Furthermore, the relationships of dimensions and ratios of components may differ among the various drawings. In general, aspects in the different drawings that are substantially the same as each other are denoted with the same reference symbols and detailed description of repeated aspects may be omitted.
While various examples of a semiconductor device using flip-chip mounting exist, an SSD will be described as the semiconductor device herein by way of example.
An external apparatus 50 serving as a host apparatus is connected to the host I/F 52. The external apparatus 50 writes and reads data to and from the flash memories 32. Examples of the external apparatus 50 include a personal computer and a CPU core. As an interface with the external apparatus 50, an interface, for example, PCI Express®, SAS® (Serial Attached SCSI), SATA® (Serial Advanced Technology Attachment), NVMe® (Non Volatile Memory Express), or USB® (Universal Serial Bus) may be used.
The host I/F 52 is connected to the controller 20. The flash memories 32, the DRAM 54, and the power supply circuit 58 are also connected to the controller 20. The number of the flash memories 32 is not limited to two and many flash memories may be provided. The DRAM 54 is an example of a volatile memory and is used for saving of flash memory management information, data caching, and the like. Another volatile memory such as an SRAM may be used as an alternative to the DRAM 54. The power supply circuit 58 is, for example, a DC-DC converter and it generates various voltages necessary for the SSD 10 to operate from power supplied from the external apparatus 50. Although not shown, the controller 20 includes a DRAM I/F and a NAND I/F, and is connected to the DRAM 54 via the DRAM I/F and to the flash memories 32-1 and 32-2 via the NAND I/F.
As shown in
The first board 12 has a multilayer structure, for example, an eight-layer structure formed by layers of synthetic resins such as epoxy resins. Wiring patterns of various shapes are formed on front surfaces of the layers. For example, a signal layer for transmission and reception of signals, a ground layer, and a power supply layer are formed. In a case of
The types of the wiring patterns on the layers can be changed appropriately. For example, different types of wiring patterns may be present on the same layer or some layers having no wiring pattern thereon or therein may be present.
The first board 12 may be a single-sided board (single-layer board) or a double-sided board (two-layer board). If the first board 12 is a single-sided board, a ground pattern, a signal pattern, a power supply pattern, and the like are formed on the first surface 12a. If the first board 12 is a double-sided board, the ground pattern, the signal pattern, the power supply pattern, and the like are formed while being appropriately distributed between the first surface 12a and the rear surface 12b.
A connector 14 for connection to the external apparatus 50, for example, a personal computer or a CPU core is provided on, for example, a side surface 12d of the first board 12.
The ground layer 42 formed on the inner layer of the first board 12, and the signal layer and the power supply layer that are not shown are electrically connected to predetermined terminal pins 14b of the connector 14 and connected to the external apparatus 50. It is noted that a slit 14c is formed at, for example, a position deviated from a central position in the connector 14 and fitted into a protrusion (not shown) provided on the external apparatus 50. It is thereby possible to prevent the SSD 10 from being attached to the external apparatus 50 with the SSD 10 turned upside down.
A ground line (not shown) may be formed on a front surface of the first surface 12a of the first board 12, electrically connected to the predetermined terminal pin 14b of the connector 14, and connected to the external apparatus 50. Part of the ground layer 42 may be electrically connected to the ground line using an internal interconnect or the like of the first board 12.
The ground layer 42 and the ground line are electrically connected to the external apparatus 50 via the terminal pins 14b and grounded. It is noted that the first board 12 may be configured such that heat transferred (transported) to the ground layer 42 and the ground line is transferred (transported) to a casing of the external apparatus 50 via the terminal pins 14b to enable the heat generated in the semiconductor device 10 to be dissipated.
In general, vias that serve as connection regions electrically connecting lower layer interconnects to upper layer interconnects are formed as multilayer wirings. The vias are formed by etching an interlayer insulating film to form via holes and burying a metallic material into the via holes. A plurality of first vias 40 electrically (and thermally) connecting the first surface 12a to the ground layer 42 formed on the second layer 12h are formed in the first layer 12g of the first board 12. Although not shown in
The first surface 12a of the first board 12 is provided with a semiconductor package 16. As shown in
The second board 18 is connected to the first surface 12a via solder balls 16a. The second board 18 has a second surface 18a facing the first surface 12a, and a third surface 18b on the other side thereof, and is also provided with second vias 38 passing therethrough and through the second surface 18a and the third surface 18b.
While
Although not shown, the second board 18 has a multilayer structure formed by superimposing synthetic resins similarly to the first board 12. Wiring patterns of various shapes are formed on front surfaces of layers of the second board 18. For example, a signal layer for transmission and reception of signals, a ground layer, and a power supply layer are formed.
The semiconductor chip 20, which is, for example, a flip-chip mounting semiconductor, has a fourth surface 20a that is disposed on the third surface 18b of the second board 18 and faces the third surface 18b, and a fifth surface 20b on the other side of this fourth surface 20a. Very small metal protrusion (solder or the like) terminals (referred to as “bumps”) 21 are formed on the fourth surface 20a of the semiconductor chip 20. The semiconductor chip 20 is bonded to the second board 28 by placing the semiconductor chip 20 on the second board 18 so that the bumps 21 come in contact with the third surface 18b and temporarily melting the bumps 21. The semiconductor chip 20 controls the other electronic components, for example, the memory chips 32 (also referred to as “second electronic components” or “NAND type flash memory chips”) and the DRAM chip 54 mounted, together with the semiconductor package 16, on the first surface 12a of the first board 12. Normally, a plurality of memory chips 32 are provided, and
The semiconductor chip 20 writes and reads data to and from the memory chips 32 and transmits and receives data to and from the external apparatus 50 (personal computer, CPU core, or the like).
Although not shown, the semiconductor chip 20 may be formed from multiple layers of semiconductor chips and wire bonding may be used for interlayer connection. The semiconductor chip on the lowermost layer is bonded to the third surface 18b of the second board 18 by flip-chip mounting.
The insulating layer 22 is provided in such a manner as to cover (abut on) a front surface (with some exceptions) of the third surface 18b of the second board 18b and the fifth surface 20b of the semiconductor chip 20. Therefore, the semiconductor chip 20 turns into a state of being isolated from its surroundings on the second board 18. A sheet-like insulating layer may be used as the insulating layer 20 or the insulating layer 20 may be formed by applying an insulating resin as a coating or the like.
Although not shown in
The exterior connection on the semiconductor package 16 is a BGA (Ball Grid Array) in which the solder balls 16a are arranged in a grid pattern on the second surface 18a of the second board 18. The semiconductor package 16 is electrically connected to pads (electrodes, not shown) formed on the first surface 12a of the first board 12 by temporarily melting the solder balls 16. The solder balls 16 are not necessarily disposed on the entire second surface 18a of the second board 18 but may be disposed on only a part of the second surface 18a.
Although not shown in
As shown in
It is generally known in a semiconductor package that one or a plurality of pins (the vias 38 in this embodiment) present in corner portions of a board (the second board 18 in this embodiment) are slightly higher than pins present in a central portion of the board in a probability of occurrence of solder cracks due to an influence of a difference in warpage between the board and a die (the semiconductor chip 20 in this embodiment) in a temperature cycle test of high temperature-low temperature. Owing to this, second vias 38a, 38b, 38c, and 38d, for example, present in the four corner portions of the second board 18 are not electrically connected to the semiconductor chip 20 but are connected to the ground layer 42 of the first board 12 via the solder balls 16a. Such pins are known as NC (non-connection) pins or NU (not usage) pins. The insulating layer 22 is not formed on portions of the third surface 18b of the second board 18 that correspond to the second vias 38a, 38b, 38c, and 38d. After forming the insulating layer 22, openings are formed therein by etching therethrough over the portions of the third surface 18b of the second board 18 that correspond to the second vias 38a, 38b, 38c, and 38d. By forming conductors in the openings, conductive exposed portions 39a, 39b, 39c, and 39d (often collectively denoted by “39”) are provided in the third surface 18b of the second board 18 that correspond to the second vias 38a, 38b, 38c, and 38d. The exposed portions 39a, 39b, 39c, and 39d are electrically connected to the second vias 38a, 38b, 38c, and 38d. The insulating layer 22 that covers the front surface of the third surface 18b of the second board 18 and the fifth surface 20b of the semiconductor chip 20 covers the upper ends of the second vias 38 present in portions of the second board 18 other than the corner portions but does not cover the exposed portions 39a, 39b, 39c, and 39d connected to the second vias 38a, 38b, 38c, and 38d present in the corner portions. The second vias 38a, 38b, 38c, and 38d connected to the ground layer 42 of the first board 12 are thereby exposed to a front surface of the semiconductor package 16. A shape of the exposed portions 39 is not limited to a circular shape but may be a rectangular shape larger than the second vias 38a, 38b, 38c, and 38d. When the exposed portions 39 are of a circular shape, the exposed portions 39 may be equal in diameter to the second vias 38a, 38b, 38c, and 38d or larger in diameter than the second vias 38a, 38b, 38c, and 38d. While upper surfaces of the exposed portions 39 are equal in height to an upper surface of the insulating layer 22 in
On the third surface 18b of the second board 18 shown in
As shown in
[ESD]
ESD (Electro-Static Discharge) occurs due to a discharge current carried in a semiconductor device. The semiconductor device is often broken down by the ESD that can occur following localized heat generation or localized electric field concentrations. There are several occurrence factors of the ESD. Test models for these occurrence factors of the ESD are known. Test methods currently applied are roughly divided into three types of model, that is, a human body model (HBM), a machine model (MM), and a charged device model (CDM).
Automation of assembly processes increases chances that the semiconductor device comes in contact with metals due to friction or electrostatic induction during automatic assembly. Owing to this, the CDM-caused ESD that occurs by contact of the charged device with the metals tends to increase as a result of process automation.
Demand for increased SSD performance is occurring and measures are taken for a speedup of the operations of the controller 20 to meet this demand. For high speed processing, the capacitance of a capacitor of the controller 20 is reduced as much as possible. An impedance of the controller 20 thereby becomes low and a high-speed operation of the controller 20 is realized. The flash memories 32 can achieve increases in processing speed by reducing capacitance of the capacitors thereof. However, there is a risk that information of the capacitors cannot be accurately read. Owing to this, the controller 20 has smaller capacitor capacitance than that of the flash memories 32. That is, since the controller 20 is smaller in capacitor capacitance than the flash memories 32, the controller 20 has a structure in which it is difficult to eliminate high frequency components of a current carried together with a high voltage pulse, and the resulting ESD resistance is low. For these reasons, a high ESD resistance is desired for the controller 20, compared with that of the flash memories 32.
The controller 20 is covered with the insulating layer 22. The insulator tends accumulate an electrostatically induced from an electrostatically charged object and to thereby become charged.
As described in the embodiment, connecting the controller 20 to the ground layer 42 of the SSD 10 via the conductive exposed portions 39a, 39b, 39c, and 39d exposed to the front surface of the insulating layer 22 and the second vias 38a, 38b, 38c, and 38d facilitates self discharge of the electric charges into the surrounding ambient (CDM resistance). Furthermore, it is possible to prevent electric charges due to ESG surge resulting from contact from outside (or from within the surrounding ambient) from being carried to the internal circuits of the controller 20 (HBM resistance, MM resistance).
In many cases, semiconductor chips, such as the flash memories 32 and the DRAM 54 that are mounted components other than the controller 20, are mounted on the package board by wire bonding. Alternatively, these semiconductor chips may be mounted using the flip-chip technology of the first embodiment similarly to the controller 20.
In this way, according to the first embodiment, the electric charges carried to the insulating layer 22 are carried to the ground layer 42 of the SSD 10 via the exposed portions 39a, 39b, 39c, and 39d and the second vias 38a, 38b, 38c, and 38d and not carried to the internal circuits of the semiconductor chip 20. It is, therefore, possible to prevent an ESD breakdown. Conventionally, the encapsulation portion (also referred to as “overmold”) formed from a resin material is further formed on the insulating layer 22 to improve insulation properties of the semiconductor chip 20 and to protect the semiconductor chip 20 from ESD breakdown. According to the embodiment, by contrast, even when an insulating resistance of the insulating layer 22 is low and the electric charges generated by the static electricity are carried to the insulating layer 22, the electric charges are carried to the ground layer 42 of the SSD 10 via the exposed portions 39a, 39b, 39c, and 39d and the second vias 38a, 38b, 38c, and 38d. The encapsulation portion may be, therefore, omitted. Omitting the encapsulation portion contributes to cost reduction of the SSD 10.
The SSD 10A according to the second embodiment differs from the SSD 10 according to the first embodiment only in that a name plate label 62 is affixed to the SSD 10A. Normally, a name plate label on which a model name and a serial number are written is affixed to an SSD. In the second embodiment, this name plate label 62 is configured with a conductive material, and affixed to the SSD 10A in such a manner, for example, as to cover the DRAM chip 54, the semiconductor package 16, and the memory chips 32-1 and 32-2 as shown in
The second embodiment exhibits the same advantages as those of the first embodiment and also exhibits the following advantages. Since the name plate label 62 is conductive, electric charges generated by static electricity are carried to the name plate label 62 when the static electricity is applied to the semiconductor package 16 and more easily carried to the ground layer 42 of the SSD 10A via the exposed portions 39a, 39b, 39c, and 39d and the second vias 38a, 38b, 38c, and 38d. For this reason, it is more difficult to carry the electric charges generated by the static electricity applied to the semiconductor package 16 to the internal circuits of the semiconductor chip 20 and it is, therefore, possible to further prevent ESD breakdown. As the name plate label 62 is larger in size, an amount of the electric charges carried to the ground layer 42 of the SSD 10A via the exposed portions 39a, 39b, 39c, and 39d and the second vias 38a, 38b, 38c, and 38d becomes larger. It is, therefore, possible to further prevent ESD breakdown.
While it is described that the name plate label normally used in the SSD is the conductive name plate label 62, a conductive sheet that simply covers the DRAM chip 54, the semiconductor package 16, the memory chips 32-1 and 32-2, and the like may be affixed to the SSD 10A in a situation in which the name plate label is not used.
In the third embodiment, connection of a ground terminal 72 of the controller 20 and a ground terminal 76 of the other chip, for example, the flash memory 32-1 to the ground layer 42 will be described. As shown in
In this way, when the distance between the ground terminals of the two chips is short, the interconnect distance between the ground contacts of the two ground terminals is increased by extending the interconnects using the interconnects on the layer other than the ground layer so that the distance between the contacts on the ground layer becomes longer than the distance between the terminals. It is thereby possible to prevent a high potential generated in one of the chips from being propagated to the other chip and prevent breakdown of the other chip.
While an example of applying the present disclosure to the controller 20 of a SSD 10 or a SSD 10A has been described the present disclosure is not limited to these particular examples and the present disclosure is also generally applicable to an arbitrary semiconductor device using a flip-chip mounting.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2017-179056 | Sep 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5640048 | Selna | Jun 1997 | A |
5717245 | Pedder | Feb 1998 | A |
5808878 | Saito | Sep 1998 | A |
6359341 | Huang | Mar 2002 | B1 |
9565762 | Azeroual | Feb 2017 | B1 |
9972589 | Goh | May 2018 | B1 |
20030001287 | Sathe | Jan 2003 | A1 |
20030013969 | Erikson | Jan 2003 | A1 |
20070262465 | Iwabuchi | Nov 2007 | A1 |
20080296697 | Hsu | Dec 2008 | A1 |
20110204505 | Pagaila | Aug 2011 | A1 |
20110298109 | Pagaila | Dec 2011 | A1 |
20140015148 | Lyu | Jan 2014 | A1 |
20140070384 | Sugimoto | Mar 2014 | A1 |
20140306335 | Mataya et al. | Oct 2014 | A1 |
20160013148 | Lin | Jan 2016 | A1 |
20160293513 | Hiruta | Oct 2016 | A1 |
20170179041 | Dias | Jun 2017 | A1 |
20170194299 | Kwon | Jul 2017 | A1 |
20180158752 | Choi | Jun 2018 | A1 |
20180168029 | Kuk | Jun 2018 | A1 |
Number | Date | Country |
---|---|---|
2014-22738 | Feb 2014 | JP |
Number | Date | Country | |
---|---|---|---|
20190088583 A1 | Mar 2019 | US |