“Characteristics of CMOS Device Isolation for the ULSI Age”, by A. Bryant et al., Int'l Electron Device Meetings, pp. 671-674, 1994. |
“Three Dimensional DIBL for Shallow-Trench Isolated MOSFET's” C. Wang et al., IEEE Trans. on Electron Device, vol. 46, No. 1, pp. 139-144, 1999. |
“The Impact of Isolation Pitch Scaling on Vth Fluctuation in DRAM Cell Transistors due to Neighboring Drain/Source Electric Field Penetration,” J.H. Sim et al., Symposium of VLSI Technology, pp. 32-33, 1998. |
“New Mechanical Reliability Issues for Deep Submicron Devices,” H. Miura et al., Symp. of Manuf. tech. workshop, Taiwan, pp. 140-141, 1998. |
“High-Performance Cell Transistor Design Using Metallic Shield Embedded Shallow Trench Isolation (MSE-STI) for Gbit Generation DRAM's,” J.H. Sim et al., IEEE Trans. on Electron Devices, vol. 46, No. 6, pp. 1212-1217, 1999. |
U.S. patent application TSMC-01-1120/1138, Ser. #10/268,585, filed Oct. 10, 2002 to the same assignee. |
“Carrier Mobility Enhancement in Strained Si-on-Insulator Fabricated by Wafer Bonding,” L.H. Huang et al., Symposium VLSI Tech. Dig. Tech. Papers, Kyoto, Japan, pp. 57-58, 2001. |
“Fabrication and Analysis of Deep Submircon Strained-Si N-MOSFET's,” by K.Rim et al., IEEE Trans. Electron Dev; vol. 47, No. 7, pp. 1406-1415, Jul. 2000. |
“Strained Si Surface Channel MOSFETS for High-Performance CMOS Technology,” by K.Rim, ISSCC, paper #7.3, pp. 116-117, 2001. |
“Carrier Mobilites and Process Stability of Strained Si n-and p-MOSFETs on SiGe Virtual Substrates,” by M.T. Currie et al., J. Vacuum Science Technology B, vol. 19, No. 6, pp. 2268-2279, Nov./Dec. 2001. |
“Enhanced Performance in Sub-100 nm CMOSFETs using Strained Epitaxial Silicon-Germamium,” Y.C. Yeo et al., IEDM, pp. 753-756, 2000. |
“SiGe HBT Technology: A New Contender for Si-Based RF and Microwave Circuit Applications,” by J.D. Cressler, IEEE Trans. Microwave and Techniques, vol. 46, No. 5, pp. 572-589, 1998. |