Claims
- 1. A method of establishing a conductive via path between spaced interlevel conductors comprising the steps of:
- defining a first level having a pattern of a conductive material and applying a first dielectric layer over said first level of conductive material:
- applying a second level having a pattern of a conductive material with via openings over said first dielectric layer;
- applying a second dielectric layer over said second level of conductive material;
- creating a via path by opening said dielectric layers through said via openings in said conductive level and terminating said opening at the first conductive level; and
- filling said opening with a conductive material.
- 2. The method of claim I, wherein said step of applying a second level of conductive material comprises the step of providing an enlarged area in said second level in a zone where a via path may be created, said enlarged area overlapping said conductive material in said first conductive level.
- 3. The method of claim 1, wherein the step of creating said via path comprising the steps of: applying a resist pattern on said second dielectric layer, developing said pattern and etching through said second dielectric layer, said second conductive level and said first dielectric level.
- 4. The method of claim 3, wherein said etch is a wet etch.
- 5. The method of claim 3, wherein said etch is a dry etch.
- 6. The method of claim 3 further comprising the step of removing residual resist prior to filling said via paths.
- 7. The method of claim 1 further comprising the steps of prior to creating said via paths applying a third level having a pattern of conductive material over said second dielectric layer and a third dielectric layer over said third level and wherein said step of creating said via path includes opening, opening said third level and said third dielectric layer.
- 8. The method of claim 1, wherein said first and second levels of conductive patterns comprise wiring levels of a semiconductor chip carrier.
- 9. The method of claim 8, wherein said first and second dielectric layers comprise polyimide.
- 10. The method of claim 1, wherein said first and second levels of conductive patterns comprise wiring interconnections of a semiconductor chip.
- 11. The method of claim 1, wherein the step of creating a via path comprises simultaneously opening said layers at a plurality of predetermined spaced locations.
Parent Case Info
This is a continuation of Ser. No. 06/857,275, filed on Apr. 30, 1986 abandoned.
US Referenced Citations (14)
Continuations (1)
|
Number |
Date |
Country |
Parent |
857275 |
Apr 1986 |
|