Claims
- 1. A structure of multi-chip module package having stacked chips, comprising:a substrate having a front surface and a back surface opposite to the front surface; a graphic chip arranged on the front surface of the substrate; a plurality of chip sets, arranged proximate to the graphic chip, each set of chips including a plurality of memory chips that are stacked in the form of laminate on the front surface of the substrate; a plurality of spacers respectively arranged on the graphic chip and between two adjacently stacked memory chips in each chip set, wherein the spacers include at least a top heat dissipating spacer disposed on a top of the graphic chip and a top heat dissipating spacer disposed on a top of one chip set; a plurality of glue layers attaching the spacers to the memory chips of the chip sets, attaching the chip sets to the substrate, and attaching the graphic chip to the substrate; a plurality of wires electrically connecting the memory chips of the chip sets and the graphic chip to the substrate; and a mold compound covering the front surface of the substrate, the graphic chip, the spacers, the memory chips, and the glue layers, and exposing the top heat dissipating spacers on the chip sets.
- 2. The structure according to claim 1, wherein the back of the substrate further comprises a plurality of solder balls.
- 3. The structure according to claim 1, wherein the memory chips have approximately the same size.
- 4. The structure according to claim 1, wherein the size deviation between two adjacently stacked memory chips of one chip set are smaller than 0.3 mm.
- 5. The structure according to claim 1, wherein the spacer includes silicon.
- 6. The structure according to claim 1, wherein the spacer includes a dummy chip.
- 7. The structure according to claim 1, wherein the spacer positioned between the memory chips includes metal, and the coefficient of thermal expansion of the spacer is similar to that of memory chips.
- 8. The structure according to claim 1, wherein the spacer is in the form of a plate.
- 9. The structure according to claim 1, wherein the spacer is in the form of a column.
- 10. The structure according to claim 1, wherein the glue layer includes epoxy resin.
- 11. The structure according to claim 1, wherein the glue layers include materials that are thermally conductive and electrically non-conductive.
- 12. The structure according to claim 1, wherein the mold compound includes epoxy resin.
- 13. A structure of multi-chip module package having stacked chips, comprising:a substrate having a front surface; a graphic chip arranged on the front surface of the substrate; a plurality of chip sets, arranged proximate to the graphic chip, each set of chips including a plurality of memory chips that are stacked in the form of laminate on the front surface of the substrate; a plurality of spacers respectively arranged on the graphic chip and between two adjacently stacked memory chips in each chip set, wherein the spacers include at least a top heat dissipating spacer disposed on a top of the graphic chip and a top heat dissipating spacer disposed on a top of one chip set, the top heat dissipating spacers being made of either silicon or metal; a plurality of glue layers attaching the spacers to the memory chips of the chip sets, attaching the chip sets to the substrate, and attaching the graphic chip to the substrate; a plurality of wires electrically connecting the memory chips of the chip sets and the graphic chip to the substrate; and a mold compound covering the front surface of the substrate, the graphic chip, the spacers, the memory chips, and the glue layers, and exposing the top heat dissipating spacers on the chip sets.
- 14. A structure of multi-chip module package having stacked chips, comprising:a substrate; a graphic chip arranged on the substrate and electrically connected to the substrate; at least one chip set including a plurality of memory chips that are stacked in the form of laminate on the substrate and the memory chips electrically connected to the substrate; a mold compound covering the substrate, the graphic chip and the memory chips.
- 15. The structure according to claim 14, further comprising at least one spacer arranged between two adjacently stacked memory chips of the chip set.
- 16. The structure according to claim 15, wherein the spacer is made of silicon or metal.
- 17. The structure according to claim 14, further comprising at least one heat dissipating spacer disposed on a top of the chip set.
- 18. The structure according to claim 17, wherein the heat dissipating spacer is made of silicon or metal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
89114320 A |
Jul 2000 |
TW |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a divisional of the application Ser. No. 09/654,814, filed on Sep. 5, 2000.
US Referenced Citations (19)