Symmetric tunnel field effect transistor

Information

  • Patent Grant
  • 9876084
  • Patent Number
    9,876,084
  • Date Filed
    Tuesday, March 29, 2016
    8 years ago
  • Date Issued
    Tuesday, January 23, 2018
    7 years ago
Abstract
The present disclosure relates to semiconductor structures and, more particularly, to a symmetric tunnel field effect transistor and methods of manufacture. The structure includes a gate structure including a source region and a drain region both of which comprise a doped VO2 region.
Description
FIELD OF THE INVENTION

The present disclosure relates to semiconductor structures and, more particularly, to a symmetric tunnel field effect transistor and methods of manufacture.


BACKGROUND

Integrated Tunnel FETs (TFETs) are devices in which the gate controls the tunneling currents to the drain. TFETs are known to exhibit steep subthreshold slope and temperature independent operation, which makes the device suitable for low voltage applications.


Symmetric TFETs have some disadvantages, though. For example, symmetric TFETs have low ON current because of a long conduction path. They also exhibit increased junction capacitance. Also, in certain types of TFETs with a TSi-pad, there may be a high OFF current if the TSi-pad is not lightly doped. This, in turn, increases the series resistance of the device. Moreover, OFF state leakage may be an issue if band-gap engineering is not done properly.


SUMMARY

In an aspect of the disclosure, a structure comprises a gate structure including a source region and a drain region both of which comprise a doped VO2 region.


In an aspect of the disclosure, a structure comprises a gate structure, an epitaxially grown source region on a first side of the gate structure, and an epitaxially grown drain region on a second side of the gate structure. The epitaxially grown source region and drain region comprises a VO2 region doped with chromium.


In an aspect of the disclosure, a method comprises: depositing doped VO2 region on a source side and a drain side of a device; and epitaxially growing semiconductor material for a source region and a drain region on the source side and the drain side of the device, respectively.





BRIEF DESCRIPTION OF THE DRAWINGS

The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.



FIG. 1 shows a symmetric tunnel field effect transistor (TFET) and fabrication processes in accordance with aspects of the present disclosure.



FIG. 2 shows a graph of field dependence of critical switching temperatures for a transition metal used in the TFET in accordance with aspects of the present disclosure.



FIG. 3 shows electrical fields in an ON state and OFF state of the symmetric TFET of FIG. 1, in accordance with aspects of the present disclosure.



FIGS. 4a and 4b show current flows in the symmetric TFET of FIG. 1, in accordance with aspects of the present disclosure.





DETAILED DESCRIPTION

The present disclosure relates to semiconductor structures and, more particularly, to a symmetric tunnel field effect transistor (TFET) and methods of manufacture. More specifically, the symmetric TFET includes a source region and a drain region with a transition material and same type doping. In embodiments, the source region and drain region can be doped VO2 to enable increased conduction. In embodiments, VO2 can be doped with Chromium or other transition metals. The symmetric TFET can be implemented in FinFET and nanowire architectures.


The symmetric TFET of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the symmetric TFET structures have been adopted from integrated circuit (IC) technology. For example, the structures disclosed herein are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the symmetric TFET uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.



FIG. 1 shows a symmetric TFET and fabrication processes in accordance with aspects of the present disclosure. More specifically, the structure 5 shown in FIG. 1 includes silicon on insulator (SOI) wafer 10, comprising a wafer 12, an insulator material 14 and semiconductor material patterned into a plurality of fins 16. In embodiments, the semiconductor material may be composed of any suitable semiconductor material including, but not limited to, Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP, or heterojunctions with III-V materials.


In embodiments, the plurality of fins 16 can be formed using conventional lithography and etching processes. For example, the plurality of fins 16 can be formed using sidewall image transfer (SIT) techniques. In the SIT technique, for example, a mandrel is formed on the semiconductor material, using conventional deposition, lithography and etching processes. In an example of a SIT technique, the mandrel material can be, e.g., SiO2, deposited using conventional chemical vapor deposition (CVD) processes. A resist is formed on the mandrel material, and exposed to light to form a pattern (openings). A reactive ion etching is performed through the openings to form the mandrels. In embodiments, the mandrels can have different widths and/or spacing depending on the desired dimensions between the plurality of fins 16. Spacers are formed on the sidewalls of the mandrels which are preferably material that is different than the mandrels, and which are formed using conventional deposition processes known to those of skill in the art. The spacers can have a width which matches the dimensions of the plurality of fins 14, for example. The mandrels are removed or stripped using a conventional etching process, selective to the mandrel material. An etching is then performed within the spacing of the spacers to form the sub-lithographic features. The sidewall spacers can then be stripped. In embodiments, the plurality of fins 16 can be further etched in order to tune the device.


Still referring to FIG. 1, doped VO2 regions 18 are deposited in the source region 20a and drain region 20b using conventional plasma enhanced CVD (PECVD) processes. In the embodiments, the doped VO2 regions 18 can also be deposited by atomic layer deposition (ALD). In embodiments, the VO2 regions 18 are doped with Chromium and/or other transition metals. The source region 20a and drain region 20b are then completed by epitaxially growing semiconductor material with either a p-type or n-type dopant. In embodiments, the semiconductor material can be, e.g., Si/Ge, Si/SiGe or heterojunctions with III-V materials. A workfunction metal 22, gate dielectric material 24, spacer material 26, and gate structure 26a can be formed using conventional deposition, lithography and etching (i.e., reactive ion etching (RIE)) processes, as should be known to those of skill in the art such that no further discussion is required for a complete understanding of the invention.


In accordance with the above fabrication processes, a symmetric TFET is formed, with the source region 20a and the drain region 20b both comprising epitaxially grown semiconductor material and doped VO2 regions 18. It should also be understood by those of skill in the art that similar processes can be used to form nanowire architectures, with the doped VO2 regions 18. In embodiments, the doped VO2 regions 18 can include trivalent cations (e.g., Cr3+ and/or Al3+) to increase the transition temperature of VO2, and can also be doped VO2, e.g., 1.1% W, to bring the transition temperature to room temperature.



FIG. 2 shows a graph of field dependence of critical switching temperatures for a transition metal, e.g., VO2. This graph is provided to show the critical switching temperature of VO2 at room temperature, e.g., 300K. Specifically, it is shown from the graph of FIG. 2 that VO2 exhibits phase transition at an electric field of about 0.1 E×10−6, V/cm. This data can be used to determine the electric fields in the ON state and the OFF state as shown in FIG. 3 in order determine transition states, e.g., insulator or metal, of the doped VO2 at room temperature.


Prior to discussing the electric fields in the ON state and the OFF state as shown in FIG. 3, it is noteworthy to mention the resistance of doped VO2 will abruptly increase at a certain transition temperature, e.g., 340° K. That is, after this transition temperature, the doped VO2 will act as an insulator. Moreover, doped VO2 exhibits the following characteristics/properties, amongst others, that are advantageous to the present application.


(i) Doped VO2 acts as a high band gap insulator at room temperature;


(ii) Doped VO2 exhibits changes in electrical conductivity up to 5 order of magnitude;


(iii) Doped VO2 exhibits switching time on the order of 5 ps;


(v) Doped VO2 exhibits a latent heat of transition favorably with the power dissipation in a single CMOS switching event, e.g., 0.1 eV at 103 cal/mol;


(vi) The transition temperature of VO2 may be decreased by the addition of high-valent transition metals such as niobium, molybdenum or tungsten;


(vii) Trivalent cations (Cr3+ and Al3+) increase the transition temperature of VO2;


(viii) A change in the transition temperature is exhibited by doping VO2, e.g., 1.1% W doping brings the transition temperature down to room temperature; and


(ix) The transition temperature of doped VO2 can be decreased by applying an electric field.



FIG. 3 shows electrical fields in the ON state and OFF state of the symmetric TFET of FIG. 1 in accordance with aspects of the present disclosure. In particular, as shown in FIG. 3, with the drain at a high potential, e.g., 0.5V, in both an ON state and OFF state, doped VO2 in the drain region 20b will transition to a metal and the doped VO2 in the source region 20a will transition to an insulator. Advantageously, in the ON state, the drain region 20b is less resistive and therefore exhibits a high ON state current.



FIGS. 4a and 4b show current flows in the symmetric TFET of FIG. 1. More specifically, FIG. 4a schematically shows a current flowing from the source region 20a to the drain region 20b. FIG. 4b, though, schematically shows a current flowing in the opposite direction as shown in FIG. 4a. In other words, the source region 20a of the structure can act as a drain and the drain region 20b can act as a source, depending on the application of Vdd. Accordingly, in the symmetric TFET of the present invention, the source region and the drain region are interchangeable based on the application of Vdd.


The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.


The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.

Claims
  • 1. A structure comprising a field effect transistor comprising a gate structure and a source region and a drain region both of which comprise a doped VO2 region, wherein the doped VO2 region includes trivalent cations.
  • 2. The structure of claim 1, wherein the structure is a symmetric tunnel field effect transistor comprising the source region and the drain region with same type dopants.
  • 3. The structure of claim 1, wherein the structure is a finFET symmetric tunnel field effect transistor.
  • 4. The structure of claim 1, wherein the trivalent cations comprise at least one of Cr3+ and Al3+.
  • 5. The structure of claim 4, wherein the doped VO2 region includes tungsten.
  • 6. A structure comprising a field effect transistor comprising a gate structure and a source region and a drain region both of which comprise a doped VO2 region, wherein the source region and the drain region comprise epitaxially grown Si/Ge.
  • 7. A structure comprising a field effect transistor comprising a gate structure and a source region and a drain region both of which comprise a doped VO2 region, wherein the source region and the drain region comprise epitaxially grown Si/SiGe.
  • 8. The structure of claim 7, wherein the source region and the drain region comprise epitaxially grown heterojunctions with III-V materials.
US Referenced Citations (32)
Number Name Date Kind
5105247 Cavanaugh Apr 1992 A
6274916 Donath et al. Aug 2001 B1
6333543 Schrott et al. Dec 2001 B1
6365913 Misewich et al. Apr 2002 B1
6555393 Schrott et al. Apr 2003 B2
6613658 Koyama et al. Sep 2003 B2
6624463 Kim et al. Sep 2003 B2
6933553 Kim et al. Aug 2005 B2
7408217 Yoon et al. Aug 2008 B2
8076662 Ramanathan et al. Dec 2011 B2
8178400 Chang et al. May 2012 B2
8183559 Tsutsui May 2012 B2
8384122 Hu et al. Feb 2013 B1
8471329 Bhuwalka et al. Jun 2013 B2
8854860 Ribeiro et al. Oct 2014 B2
8896035 Murali Nov 2014 B2
9379253 Bajaj Jun 2016 B1
20060011942 Kim et al. Jan 2006 A1
20070049047 Fujimoto Mar 2007 A1
20070069193 Yoon Mar 2007 A1
20090242936 Cheng Oct 2009 A1
20100140589 Ionescu Jun 2010 A1
20120241722 Ikeda et al. Sep 2012 A1
20120248425 Yang et al. Oct 2012 A1
20120286350 Doris et al. Nov 2012 A1
20140110765 Murali Apr 2014 A1
20140238013 Wu Aug 2014 A1
20140252415 Nayfeh Sep 2014 A1
20140264277 Doornbos et al. Sep 2014 A1
20140266391 Parkin et al. Sep 2014 A1
20150090959 Moselund et al. Apr 2015 A1
20150357480 Yu Dec 2015 A1
Non-Patent Literature Citations (11)
Entry
Boriskov et al., “Effect of Electric Field on the Metal-Insulator Transition with the Formation of Superstructure”, Physics of Solid State, vol. 46, No. 5, pp. 922-926; 2004.
Nam, et al., “Symmetric Tunnel Field-Effect Transistor (S-TFET)”, Curreny Applied Physics, vol. 15; 2015, pp. 71-77.
K. K Bhuwalka, “Novel Tunneling Devices for Future CMOS Technologies”, PhD thesis, University of Bhundeshwar, Germany, Jan. 10, 2006, 151 pages.
Notice of Allowance dated Mar. 31, 2016 in related U.S. Appl. No. 14/837,785, 13 pages.
Office Action in the related U.S. Appl. No. 15/084,137 dated Jul. 15, 2016, 6 pages.
Specification “Symmetric Tunnel Field Effect Transistor” and DRawings in related U.S. Appl. No. 15/084,137, 15 pages.
“List of IBM Patents or Patent Applications Treated as Related” 1 page.
Specification “Symmetric Tunnel Field Effect Transistor” and Drawings in related U.S. Appl. No. 15/404,955, filed Jan. 12, 2017, 15 pages.
Notice of Allowance in related U.S. Appl. No. 15/084,137 dated Nov. 18, 2016, 8 pages.
Office Action from U.S. Appl. No. 15/404,955 dated Jun. 27, 2017. 9 pages.
Notice of Allowance from U.S. Appl. No. 15/404,955 dated Oct. 23, 2017; 8 pages.
Related Publications (1)
Number Date Country
20170062594 A1 Mar 2017 US
Continuations (1)
Number Date Country
Parent 14837785 Aug 2015 US
Child 15084144 US