Claims
- 1. A through-via vertical interconnect device, the device comprising:
a substrate having at least one via formed therein, the at least one via defining a via surface that extends from a first generally planar surface of the substrate to a second generally planar surface of the substrate; an organic dielectric layer disposed on the via surface of the at least one via; and a first conductive layer disposed on the dielectric layer that forms a through-via vertical interconnect between the first generally planar surface of the substrate and the second generally planar surface of the substrate.
- 2. The through-via interconnect device of claim 1, wherein the organic dielectric layer further comprises a parylene material.
- 3. The through-via interconnect device of claim 1, further comprising a diffusion barrier layer disposed on the via surface of the at least one via between the dielectric layer and the first conductive layer.
- 4. The through-via interconnect device of claim 3, wherein the diffusion barrier layer comprises a nitride material.
- 5. The through-via interconnect device of claim 1, further comprising a second conductive layer disposed on the first conductive layer, the second conductive layer generally filling the at least one via.
- 6. The through-via interconnect device of claim 1, wherein the organic dielectric layer and the first conductive layer are disposed while the substrate is held at a temperature of less than about 300 degrees Celsius.
- 7. A method for fabricating through-via vertical interconnects, the method comprising the steps of:
forming at least one via in a substrate, the at least one via defining a via surface that extends from a first generally planar surface of the substrate to a second generally planar surface of the substrate; disposing an organic dielectric layer on the via surface of the at least one via; disposing a first conductive interconnect layer on the dielectric layer such that the conductive interconnect layer forms a through-via electrical interconnect between the first generally planar surface of the substrate and the second generally planar surface of the substrate; and maintaining the substrate at a temperature of below about 300 degrees while disposing the organic dielectric layer and the first conductive layer.
- 8. The method of claim 7, wherein the step of disposing a dielectric layer on the via surface of the at least one via further comprises disposing by pyrolytic decomposition processing and room temperature polymerization.
- 9. The method of claim 7, wherein the step of disposing a first conductive interconnect layer on the dielectric layer further comprises disposing by metal-organic chemical vapor deposition (MOCVD) processing.
- 10. The method of claim 7, wherein the step of forming at least one via in a substrate further comprises forming, by deep reactive-ion etching, at least one via.
- 11. The method of claim 7, further comprising the step of disposing, between the dielectric layer and the first conductive interconnect layer, a diffusion barrier layer on the via surface of the at least one via.
- 12. The method of claim 7, further comprising the step of disposing, previous to disposing the first conductive interconnect layer, an adhesion promoting layer on the via surface of the at least one via.
- 13. The method of claim 7, further comprising the step of disposing a second conductive interconnect layer on the first conductive interconnect layer such that the second conductive interconnect layer generally fills the at least one via.
- 14. A through-via vertical interconnect device, the device comprising:
a substrate having at least one via formed therein, the at least one via defining a via surface that extends from a first generally planar surface of the substrate to a second generally planar surface of the substrate; an organic dielectric layer disposed on the via surface of the at least one via, the organic dielectric layer being disposed while the substrate is held at a temperature of less than about 300 degrees Celsius; and a first conductive layer disposed on the dielectric layer that forms a through-via vertical interconnect between the first generally planar surface of the substrate and the second generally planar surface of the substrate, the first conductive layer the dielectric layer being disposed while the substrate is held at a temperature of less than about 300 degrees Celsius.
- 15. The through-via vertical interconnect device of claim 14, wherein the dielectric layer comprises a Parylene material.
- 16. The through-via vertical interconnect device of claim 14, further comprising a diffusion barrier layer disposed on the via surface of the at least one via between the dielectric layer and the first conductive layer.
- 17. The through-via vertical interconnect device of claim 16, wherein the diffusion barrier layer comprises a nitride material.
- 18. The through-via vertical interconnect device of claim 14, further comprising a second conductive layer disposed on the first conductive layer, the second conductive layer generally filling the at least one via.
- 19. A multi-substrate semiconductor device, the device comprising:
a first substrate having one or more first substrate through-via vertical interconnects formed therein, the first substrate through-via vertical interconnects comprising vias formed in the first substrate, an organic dielectric layer disposed in the via and a first conductive disposed on the organic dielectric layer; and a second substrate generally underlying the first substrate and affixed to the first substrate, the second substrate having electrical circuitry formed thereon that is in electrical communication with the first substrate by the one or more first substrate through-via vertical interconnects.
- 20. The multi-substrate semiconductor device of claim 19, wherein the first substrate comprises a first material and the second substrate comprises a second material.
- 21. The multi-substrate semiconductor device of claim 19, wherein the first and second substrates comprise a first material.
- 22. The multi-substrate semiconductor device of claim 19, wherein the first substrate is affixed to the second substrate by a substrate bonding technique.
- 23. The multi-substrate semiconductor device of claim 19, wherein the first substrate is affixed to the second substrate by solder bumps.
- 24. The multi-substrate semiconductor device of claim 19, wherein the first substrate further comprises a first substrate through-via heat sink structure, the first substrate through-via heat sink structure comprising vias formed in the first substrate, an organic dielectric layer disposed in the via and a first conductive layer disposed on the organic dielectric layer.
- 25. The multi-substrate semiconductor device of claim 19, further comprising a third substrate generally overlying the first substrate and affixed to the first substrate, the third substrate having one or more third substrate through-via vertical interconnects formed therein.
- 26. The multi-substrate semiconductor device of claim 25, wherein the first substrate further comprises electrical circuitry and the one or more third substrate through-via vertical interconnects provide electrical communication between the electrical circuitry on the first substrate and the third substrate.
- 27. The multi-substrate semiconductor device of claim 25, further comprising a third substrate through-via heat sink structure disposed in the third substrate and a first substrate through-via heat sink structure disposed in the first substrate, wherein the first and third substrate through-via heat sink structures provide a continuous path for heat flow through the entirety of the multiple-substrate semiconductor device.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims priority from U.S. Provisional Patent Application Serial No. 60/315,009, filed Aug. 24, 2001, the contents of which are incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315009 |
Aug 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10227089 |
Aug 2002 |
US |
Child |
10834224 |
Apr 2004 |
US |