Claims
- 1. A method for fabricating a thermally stable ultralow dielectric constant film comprising the steps of:
providing a plasma enhanced chemical vapor deposition (PECVD) reactor; positioning a substrate in said PECVD reactor; flowing a first precursor gas comprising cyclic siloxane molecules into said PECVD reactor; flowing at least a second precursor gas comprising organic molecules with ring structures having C, H and O atoms into said PECVD reactor; and depositing a film comprising Si, C, O and H and a multiplicity of nanometer-sized pores on said substrate.
- 2. The method according to claim 1, further comprising the step of:
mixing said first precursor gas with an inert carrier gas.
- 3. The method according to claim 1, wherein said PECVD reactor is of a parallel plate type reactor.
- 4. The method according to claim 1, wherein said film is optionally heated after deposition at a temperature not less than about 300° C. for at least about 0.25 hours.
- 5. The method according to claim 1, wherein said film has a dielectric constant of not more than about 2.8.
- 6. The method according to claim 1, wherein said film has a dielectric constant of not more than about 2.3.
- 7. The method according to claim 1, wherein said film has a dielectric constant in a range from about 1.5 to about 2.5.
- 8. The method according to claim 1, wherein said film comprises:
between about 5 and about 40 atomic percent of Si; between about 5 and about 45 atomic percent of C; between 0 and about 50 atomic percent of O; and between about 10 and about 55 atomic percent of H.
- 9. The method according to claim 1, further comprising the step of:
providing a parallel plate reactor having an area of a substrate chuck between about 300 cm2 and about 700 cm2, and a gap between the substrate and a top electrode between about 1 cm and about 10 cm.
- 10. The method for fabricating a thermally stable ultralow dielectric constant film according to claim 3, said method further comprising the step of:
applying a RF power to an electrode of said parallel plate PECVD reactor.
- 11. The method according to claim 1, further comprising a step of:
heat treating said film at a temperature not higher than about 300° C. for a first time period and heat treating said film at a temperature not lower than about 300° C. for a second time period, said second time period being longer than said first time period.
- 12. The method according to claim 11, wherein said second time period is at least about ten times that of said first time period.
- 13. The method according to claim 1, wherein said cyclic siloxane is selected from the group consisting of: tetramethylcyclotetrasiloxane and octamethylcyclotetrasiloxane.
- 14. The method according to claim 1, wherein said cyclic siloxane is tetramethylcyclotetrasiloxane.
- 15. The method according to claim 1, wherein said organic molecules comprise species of fused rings including ring structures that impart significant ring strain, wherein said ring structures that impart significant ring strain include rings of 3, 4, 7 or more atoms.
- 16. The method according to claim 1, wherein said organic molecules are cyclopentene oxide.
- 17. The method according to claim 1, wherein said step of depositing the film further comprises the steps of:
setting a temperature for said substrate at between about 25° C. and about 400° C.; and setting a RF power density at between about 0.05 W/cm2 and about 2.0 W/cm2.
- 18. The method according to claim 1, wherein said step of depositing the film further comprises:
setting flow rates for said cyclic siloxane at between about 5 sccm and about 1000 sccm.
- 19. The method according to claim 18, wherein said flow rates for said cyclic siloxane are at between about 25 sccm and about 200 sccm.
- 20. The method according to claim 1, wherein said step of depositing said film further comprises:
setting flow rates said for said organic molecules at between about 5 sccm and about 1000 sccm.
- 21. The method claim 20, wherein said flow rates for said organic molecules are at between about 25 sccm and about 200 sccm.
- 22. The method according to claim 1, wherein said step of depositing said film further comprises:
setting a pressure for said PECVD reactor at between about 50 mTorr and about 5000 mTorr.
- 23. The method according to claim 22, wherein said pressure for said PECVD reactor is between about 100 mTorr and about 3000 mTorr.
- 24. The method according to claim 1, wherein said step of depositing said film further comprises:
setting a flow rate ratio of organic molecules of cyclopentene oxide to cyclic siloxane of tetramethylcyclotetrasiloxane to between about 0.1 and about 0.7.
- 25. The method for fabricating a thermally stable ultralow dielectric constant film according to claim 24, wherein said flow rate ratio of said cyclopentene oxide to said tetramethylcyclotetrasiloxane is between about 0.2 and about 0.4.
- 26. The method according to claim 1, said method further comprising:
providing a parallel plate plasma enhanced chemical vapor deposition chamber.
- 27. The method according to claim 1, wherein plasma in said PECVD reactor is run in a continuous mode.
- 28. The method according to claim 1, wherein plasma in said PECVD reactor is run in a pulsed mode.
- 29. The method according to claim 9, wherein a change in the area of said substrate chuck by a factor, X, changes the RF power by a factor, X.
- 30. The method according to claim 9, wherein a change in the area of the substrate chuck by a factor, Y, and a change in the gap between a gas distribution plate and the substrate chuck by a factor, Z, changes gas flow rates by a factor, YZ, such that residence time in plasma is maintained.
- 31. The method according to claim 18, wherein when said PECVD reactor includes a plurality of depositions stations then the flow rates of said cyclic siloxane are multiplied by a total number of deposition stations in said PECVD reactor.
- 32. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor; positioning a pre-processed wafer on a substrate chuck having an area between about 300 cm2 and about 700 cm2 and maintaining a gap between said wafer and a top electrode between about 1 cm and about 10 cm; flowing a first precursor gas comprising cyclic siloxane molecules into said PECVD reactor; flowing at least a second precursor gas comprising organic molecules with ring structures having C, H and O atoms; and depositing an ultralow-k film on said wafer.
- 33. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing a parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor; positioning a wafer on a substrate chuck having an area between about 300 cm and about 700 cm2, and maintaining a gap between the wafer and a top electrode between about 1 cm and about 10 cm; flowing into said reactor over said wafer kept at a temperature between about 25° C. and about 400° C., a precursor gas of a cyclic siloxane at a flow rate between about 5 sccm and about 1000 sccm, and a second precursor gas of organic molecules at a flow rate between about 5 sccm and about 1000 sccm, while keeping a pressure in said reactor between about 50 mTorr and about 5000 mTorr; depositing an ultralow-k film on said wafer under a RF power density between about 0.05 W/cm2 and about 2.0 W/cm2; and annealing said ultralow-k film at a temperature not less than about 300° C. for at least about 0.25 hour.
- 34. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing a parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor; positioning a wafer on a substrate chuck having an area between about 500 cm2 and about 600 cm2, and maintaining a gap between the wafer and a top electrode between about 1 cm and about 7 cm; flowing a precursor gas of a cyclic siloxane into said reactor over said wafer kept at a temperature between about 60° C. and about 200° C. at a flow rate between about 25 sccm and about 200 sccm and a second precursor of organic molecules at a flow rate between about 10 sccm and about 120 sccm while keeping a pressure in said reactor between about 100 mTorr and about 3000 mTorr; depositing an ultralow-k film on said wafer under a RF power density between about 0.25 W/cm2 and about 0.8 W/cm2; and annealing said ultralow-k film at a temperature not less than about 300° C. for at least about 0.25 hour.
- 35. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; a first region of conductor embedded in a second layer of insulating material formed of an ultralow-k material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; and a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material comprising said ultralow-k material, said third layer of insulating material being in intimate contact with said second layer of insulating material.
- 36. The electronic structure according to claim 35, further comprising a dielectric cap layer situated between said second layer of insulating material and said third layer of insulating material.
- 37. The electronic structure according to claim 35, further comprising:
a first dielectric cap layer between said second layer of insulating material and said third layer of insulating material; and a second dielectric cap layer on top of said third layer of insulating material.
- 38. The electronic structure according to claim 36, wherein said dielectric cap layer is formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, and carbon doped oxides and their hydrogen-containing compounds.
- 39. The electronic structure according to claim 38, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
- 40. The electronic structure according to claim 37, wherein said first dielectric cap layer and said second dielectric cap layer are formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, carbon doped oxides and their hydrogen-containing compounds.
- 41. The electronic structure according to claim 40, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
- 42. The electronic structure according to claim 35, wherein said first layer of insulating material is one selected from the group consisting of silicon oxide, silicon nitride, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), and other doped varieties of these materials.
- 43. The electronic structure according to claim 35, further comprising:
a diffusion barrier layer of a dielectric material deposited on at least one of said second layer of insulating material and said third layer of insulating material.
- 44. The electronic structure according to claim 35, further comprising:
a dielectric reactive ion etching (RIE) hard mask/polish stop layer on top of said second layer of insulating material, and a dielectric diffusion barrier layer on top of said RIE hard mask/polish stop layer.
- 45. The electronic structure according to claim 35, further comprising:
a first dielectric RIE hard mask/polish stop layer on top of said second layer of insulating material; a first dielectric diffusion barrier layer on top of said first dielectric RIE hard mask/polish stop layer; a second dielectric RIE hard mask/polish stop layer on top of said third layer of insulating material; and a second dielectric diffusion barrier layer on top of said second dielectric RIE hard mask/polish stop layer.
- 46. The electronic structure according to claim 45, further comprising:
a dielectric cap layer between an interlevel dielectric of an ultralow-k material and an intralevel dielectric of an ultralow-k material.
- 47. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; and at least one first region of conductor embedded in at least one second layer of insulating material formed of an ultralow-k material, said ultralow-k material consisting essentially of Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8, one of said at least one second layer of insulating material being in intimate contact with said first layer of insulating material, one of said at least one first region of conductor being in electrical communication with said first region of metal.
- 48. The electronic structure according to claim 47, further comprising:
a dielectric cap layer situated between each said at least one second layer of insulating material.
- 49. The electronic structure according to claim 47, further comprising:
a first dielectric cap layer between each of said at least one second layer of insulating material; and a second dielectric cap layer on top of said topmost second layer of insulating material.
- 50. The electronic structure according to claim 49, wherein said first dielectric cap layer and said second dielectric cap layer are formed of an ultralow-k material.
- 51. The electronic structure according to claim 49, wherein said first dielectric cap layer and said second dielectric cap layer are formed of a modified ultralow-k material.
- 52. The electronic structure according to claim 48, wherein said dielectric cap layer is formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, carbon doped oxides and their hydrogen-containing compounds.
- 53. The electronic structure according to claim 52, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
- 54. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material; a first dielectric cap layer between said second layer of insulating material and said third layer of insulating material, and a second dielectric cap layer on top of said third layer of insulating material wherein said first and said second dielectric cap layers are formed of an ultralow-k dielectric material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
- 55. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material; and a diffusion barrier layer formed of a material comprising an ultralow-k dielectric material deposited on at least one of said second layer and said third layer of insulating material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
- 56. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material; a reactive ion etching (RIE) hard mask/polish stop layer on top of said second layer of insulating material, and a diffusion barrier layer on top of said RIE hard mask/polish stop layer, wherein said RIE hard mask/polish stop layer and said diffusion barrier layer are formed of a an ultralow-k dielectric material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
- 57. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material, a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material; a first RIE hard mask/polish stop layer on top of said second layer of insulating material; a first diffusion barrier layer on top of said first RIE hard mask/polish stop layer; a second RIE hard mask/polish stop layer on top of said third layer of insulating material; and a second diffusion barrier layer on top of said second RIE hard mask/polish stop layer, wherein said RIE hard mask/polish stop layers and said diffusion barrier layers are formed of a ultralow-k dielectric material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
- 58. The electronic structure according to claim 57, further comprising a dielectric cap layer formed of a material comprising said ultralow-k dielectric material situated between an interlevel dielectric layer and an intralevel dielectric layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present invention claims benefit of U.S. Provisional Application Serial No. 60/243,169 entitled “An Ultralow Dielectric Constant Material as an Intralevel or Interlevel Dielectric in a Semiconductor Device and Device Made” and filed Oct. 25, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60243169 |
Oct 2000 |
US |