Claims
- 1. A vertical transistor, comprising:a semiconductor substrate having top and bottom surfaces; a noncontinuous isolation layer in the semiconductor substrate between the top surface and the bottom surface; a source region formed in the top surface of the semiconductor substrate above the noncontinuous isolation layer; a gate electrode formed above the source region; a first insulating material extending from the top surface of the semiconductor substrate to the noncontinuous isolation layer; a drain region formed in the semiconductor substrate, a portion of the noncontinuous isolation layer extending into the drain region; and a second insulating material extending from the bottom surface of the semiconductor substrate to the noncontinuous isolation layer; wherein the noncontinuous isolation layer comprises oxide; wherein the first insulating material extending from the top surface of the semiconductor substrate to the noncontinuous isolation oxide layer comprises oxide; and wherein the second insulating material extending from the bottom surface of the semiconductor substrate to the noncontinuous isolation layer comprises polymide.
- 2. The vertical transistor of claim 1 wherein the upper surface of the semiconductor substrate comprises an epitaxial layer.
- 3. A plurality of adjacent vertical transistors, each of said plurality of vertical transistors comprising:a semiconductor substrate having top and bottom surfaces; a noncontinuous isolation layer in the semiconductor substrate between the top surface and the bottom surface; a source region formed in the top surface of the semiconductor substrate above the noncontinuous isolation layer; a gate electrode formed above the source region; a first insulating material extending from the top surface of the semiconductor substrate to the noncontinuous isolation layer; a drain region formed in the semiconductor substrate, a portion of the noncontinuous isolation layer extending into the drain region; and a second insulating material extending from the bottom surface of the semiconductor substrate to the noncontinuous isolation layer.
Parent Case Info
This application is a Continuation of prior application Ser. No. 08/187,570, filed Jan. 26, 1994, now abandoned, which is a Divisional of application Ser. No. 07/559,756, filed on Jul. 30, 1990 of Satwinder Malhi for Vertical Transistor, now U.S. Pat. No. 5,294,559.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/187570 |
Jan 1994 |
US |
Child |
08/384816 |
|
US |