Claims
- 1. A method of packaging an electronic device, comprising the steps of:
- providing a substrate comprising a laminate containing reinforcing material and having a first surface and an opposed second surface;
- forming a single layer of electrically conductive circuitry on the first surface of the substrate
- by vacuum metallization and wherein said single layer is less than 0.5 mil thickness and includes conductive trace lines having a width less than 1 mil; and
- wherein said substrate is free of through holes or vias for interconnections for the single layer of electrically conductive circuitry;
- providing an opening in the substrate for receiving the electronic device;
- securing a thermally conductive member to a second surface of the substrate;
- securing the electronic device to the thermally conductive member such that the electronic device is positioned within the opening in the substrate; and
- electrically coupling the electronic device to wire bond pads located on said first surface.
- 2. The method as in claim 1 wherein the step of forming includes a step of depositing additional electrically conductive material using an electroplating process to increase a thickness of a electrically conductive material deposited by the vacuum metallization process to less than 0.5 mils.
- 3. The method as in claims 1 or 2, wherein the step of forming includes a step of removing sections of the electrically conductive material to form trace lines, solder ball pads, and wire bond pads.
- 4. The method as in claim 1, wherein the step of forming includes a steps of sputtering a first Cr deposit on the first surface, sputtering a Cu deposit over the first Cr deposit, and sputtering a second Cr deposit over the Cu deposit to form a single integral Cr/Cu/Cr layer on the first surface.
- 5. The method as in clam 1, wherein the step of providing a substrate includes a step of providing a substrate made of an organic material.
- 6. The method as in claim 1, wherein the step of providing a substrate a the step of providing a substrate formed of a polyimide material.
- 7. The method as in claim 1, wherein the step of providing an opening includes a step of providing the opening by punching.
- 8. The method as in claim 1, wherein the step of securing a thermally conductive member includes a step of securing the thermally conductive member to the second surface of the substrate by using an adhesive.
- 9. The method as in claim 1, wherein the step of securing the electronic device includes a step of securing the electronic device to the thermally conductive member by using an adhesive.
- 10. The method as in claim 1, wherein the step of electrically coupling includes a step of electrically coupling the electronic device to the layer of circuitry by wire bonding.
- 11. The method as in claim 1, further including a step of forming a solder ball on each solder ball pad.
- 12. The method as in claim 1, further a the step of encapsulating the electronic device with an electrically insulating material.
- 13. The method as in claim 1, wherein the step of providing a substrate includes a step of providing a substrate ranging width of 15 mm to 50 mm by length of 15 mm to 50 mm in size.
- 14. The method as in claim 13, wherein the step of forming a single layer includes a step of forming more than 100 trace lines.
- 15. The method of claim 1 wherein said reinforcing material comprises glass cloth.
- 16. The method of claim 5 wherein said organic material is selected from the group consisting of polyamide, epoxy, and cyanate.
- 17. The method of claim 1 wherein the surface of said thermally conductive member that is secured to said second surface is planar.
- 18. The method of claim 1 wherein said laminate is about 15 mils thick.
- 19. The method of claim 1 wherein spacing between trace lines is 1 mil.
Parent Case Info
This application is a division of application Ser. No. 08/657,920, filed May 31, 1996 pending.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
7-321250 |
May 1995 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin vol. 32, No. 10A, Mar. 1990, "Thin Film Substrate For Wire Bonding". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
657920 |
May 1996 |
|