Ball grid array packages with thermally conductive containers

Information

  • Patent Grant
  • 7399657
  • Patent Number
    7,399,657
  • Date Filed
    Wednesday, July 31, 2002
    22 years ago
  • Date Issued
    Tuesday, July 15, 2008
    16 years ago
Abstract
Ball grid array packages for semiconductor die include a thermally conductive container and a substrate that substantially enclose a semiconductor die. The die is positioned with respect to the container by thermally conductive supports formed in the container or attached to the container. The die contacts the supports so that the die and the container form a cavity that is at least partially filled with a thermally conductive material such as a conductive epoxy to promote thermal conduction between the die and the container. The die electrically connects to the substrate with bond wires that extend through an aperture in the substrate and attach to bond pads provided on the substrate. The aperture is typically filled with a protective layer of resin, epoxy, or other material that also encapsulates the bond wires. Solder balls are provided for electrical connection or the substrate and the die to a circuit board or other circuit element, and an encapsulant layer covers the surface of the substrate but permits electrical connection to the bond pads. Methods for packaging semiconductor die in such packages are also provided.
Description
TECHNICAL FIELD

The invention pertains to methods and apparatus for packaging electronic components such as semiconductor die.


BACKGROUND

The miniaturization of electronic devices such as integrated circuits continues to drive the costs of electronic products down even as the performance of these products increases. The development of improved lithographic methods and other fabrication processes as well as improved packaging and circuit interconnection methods have been important factors this trend.


While improvements in fabrication processes for miniaturization permit inexpensive manufacture of ever smaller devices, the interconnection of smaller devices can be difficult and expensive. In addition, the operation of smaller devices presents additional difficulties. Such smaller devices frequently are required to perform at least the same functions as the larger devices that they replace, and in many cases are expected to perform these functions faster and at a lower cost. A small device that operates at high speeds tends to generate large amounts of heat in a smaller volume, and dissipation of this heat is essential to avoid damage to the device so that the device has an acceptable time to failure. Therefore, improved circuit packages and packaging methods are needed that permit improved heat transfer.


Another significant problem in the use of integrated circuits is packaging the integrated circuit in such a way as to electrically connect to many, densely spaced input/output electrical connections. If the input/output electrical connections must be spread out to permit electrical connections to other integrated circuits, other circuits or circuit components such as printed circuit boards, then much of the advantage of integrated circuit miniaturization is lost.


One method of packaging integrated circuits for electrical connection to a printed circuit board is the so-called ball grid array (BGA) package. A BGA package includes a semiconductor die (an integrated circuit) that is attached to a substrate. Electrical connections are made from the die to the substrate with bond wires that are attached to bond pads provided on the die and the substrate. The bond pads on the substrate are electrically connected to an array of solder balls or bumps, and these solder balls are used to bond and make electrical connection to the printed circuit board. BGA packages are described in, for example, Tsuji et al., U.S. Pat. No. 5,930,603, Tsunoda et al., U.S. Pat. No. 5,914,531, and Tsuji et al., U.S. Pat. No. 5,293,072.


Not only are BGA packages more compact than other packages, BGA packaged devices generally have superior thermal and electrical properties. The solder balls provide an excellent thermal path for the removal of heat from the semiconductor die as well as providing low resistance, low inductance electrical connections. Nevertheless, improved BGA packages that provide even denser interconnections and greater heat removal are needed.


SUMMARY OF THE INVENTION

Containers for packaging semiconductor die are provided that include a thermally conductive strip having recesses configured to retain a semiconductor die. The containers may include at least one die standoff that extends into the recess. The die standoff is configured to provide a thermally conductive path between the semiconductor die and the container and fix the standoff distance. In representative embodiments, the thermally conductive material is a metal such as copper. In additional embodiments, the containers include a mounting surface for attaching the container to a substrate and the die standoff is configured so that a substrate attachment surface of the semiconductor die is substantially coplanar with the mounting surface with the die situated on the die standoff.


Packaged semiconductor die are provided that include a thermally conductive container bonded to the semiconductor die and a substrate bonded to the container. The packaged semiconductor die also include at least one interconnect that electrically connects the semiconductor die to the substrate. In further embodiments, a first surface of the substrate is bonded to the container and at least one solder bump projects from a surface of the substrate opposite the first surface. In still further embodiments, the packaged semiconductor die include a perimeter seal that encapsulates at least a portion of a perimeter of the substrate and a bond cap that encapsulates the interconnect. In other embodiments, the packaged die include an encapsulant that fills a cavity defined by the semiconductor die and the container.


Integrated circuit assemblies are provided that include a substrate and a semiconductor die electrically connected to the substrate. Solder bumps electrically connect the circuit board to the substrate, and the semiconductor die is attached to a thermally conductive container.


Packages for semiconductor die are provided that include a thermally conductive container defining a recess configured to receive a semiconductor die. The packages include a heat sink attached to the container, and, in representative embodiments, the heat sink and the container are of a unitary one-piece integral construction.


Methods of removing heat from a circuit assembly are provided that include providing a container of a thermally conducive material and attaching the semiconductor die to the container with a thermally conductive layer. A cavity defined by the semiconductor die and the container is filled with a thermally conductive encapsulant. In further embodiments, the semiconductor die and the container includes respective substrate mounting surfaces that are selected to be substantially coplanar.


Methods of packaging a semiconductor die include providing a thermally conductive container that includes at least one die support and situating the die at least partially within the container. The die is secured to the container with a heat conductive layer such as a thermally conductive epoxy and the die support is thermally conductive.


Methods of packaging include mounting a plurality of semiconductor die in corresponding cavities formed in a cavity strip; and attaching a substrate strip to the cavity strip. The plurality of die are separated by cutting the cavity strip and the substrate strip after attachment.


These and other features and advantages of the invention are set forth below with reference to the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A-1B are perspective views of an exemplary ball grid array package for a semiconductor die.



FIG. 1C is a sectional view of the ball grid array package of FIGS. 1A-1B.



FIGS. 2A-2B are a perspective view and a sectional view, respectively, illustrating an embodiment of BGA assemblies produced with a container strip and a substrate strip.



FIGS. 3A-3B are block diagrams of a method of packaging semiconductor die in ball grid array package.



FIGS. 4A-4D are sectional views illustrating alternative containers for ball grid array packages.



FIG. 4E is a perspective view of a form of BGA assembly that includes an array of die supports.





DETAILED DESCRIPTION

With reference to FIGS. 1A-1C, a ball grid array (“BGA”) assembly 100 in one form includes a semiconductor die 102 that is partially enclosed by a thermally conductive container 104 that attaches to a substrate 106. The die 102 is typically attached to a die mounting surface 107 of the substrate 106 with an adhesive layer 108. The substrate 106 may be a multilayer material that includes layers of conducting and insulating materials. Representative materials include insulating circuit board base materials such as polyimide, glass epoxy, and glass fiber layers, as well as conducting layers such as copper, and solder resist layers. The adhesive layer 108 may be a two part epoxy, a thermosetting epoxy, or other adhesive.


The substrate 106 in this example includes a pattern layer 110 (or several pattern layers) and the die 102 is electrically connected to the pattern layer 110 with bond wires 114 that attach to bond pads 112 on the die 102 and the substrate 106. The bond wires 114 generally connect to the pattern layer 110 by extending through an aperture 132 (referred to as a “wire bond slot”) in the substrate 106. A bond cap 134 of an epoxy resin, a cured liquid encapsulant, a molded plastic, or other material covers the bond wires 114 and fills the aperture 132, protecting the bond wires 114, the die 102, and edges of the substrate 106. Solder bumps 116 are situated at bond pads 117 provided on a soldering surface 118 of the substrate 106. An encapsulant layer 138 seals to the bond cap 134 and covers or partially covers the bond cap 134. The solder bumps 116 are generally soldered to the bond pads 117 and electrically connected to the pattern layer 110. The solder bumps 116 are used in an additional soldering process or processes to electrically connect the die 102 to a circuit board or other circuit assembly.


The BGA assembly 100 of the form shown in FIGS. 1A-1C includes a moisture barrier 120 that covers perimeter edges of the substrate 106 and the container 104. The illustrated moisture barrier 120 extends to cover an edge region 150 of the substrate 106 and the container 104. In alternative embodiments, the moisture barrier 120 is omitted or extends to cover only selected portions of the edge region 150. Referring to FIG. 1C, the die 102 is thermally connected to die supports 122 formed in the container 104. The die supports 122 contact or closely approach the die 102 to increase thermal conductance from the die 102 to the container 104. The container 104 and the die supports 122 are conveniently formed of a single piece of a thermally conductive material such as copper strip or copper foil, or other heat dissipating or heat absorbing material. Alternatively, the supports 122 can be fabricated separately and then attached to the container 104. The die supports 122 may be configured so that a die attach surface 124 of the die 102 is substantially coplanar with a surface 126 of the container 104 with the die 102 in contact with the supports 122. As used herein, the surfaces 124, 126 are referred to as substantially coplanar if differences in parallelism or offset or other deviations from coplanarity are sufficiently small that a layer of adhesive used to fasten the layers 124, 126 can adequately compensate such deviations. The die 102 is generally attached to the container 104 such as with a thermally conductive epoxy or other adhesive 130A that substantially fills a cavity 130 defined by the die 102 and the container 104. A thermally conductive epoxy, other adhesive, or resin may be used to fill a volume 131 defined by the substrate 106 and the container 104 at a perimeter of the die 102. The encapsulant layer 138 covers the bond cap 132 and portions of a surface 140 of the substrate 106.


The semiconductor die 102 and the bond wires 106 in the embodiment of FIGS. 1A-1C are encapsulated by a bond cap 134 that can be made of a cured liquid encapsulant, a cured epoxy, a molded plastic, a cured liquid resin, or other material. In addition, while the container 104 includes die standoffs 122, containers without die standoffs can be provided.


BGA assemblies such as the BGA assembly 100 of FIGS. 1A-1D may also be produced in the form of a BGA assembly strip 200, as illustrated in FIGS. 2A-2B. Semiconductor die 201a-201d are mounted (e.g., adhesively bonded with a thermally conductive adhesive) in respective cavities 203a-203d of containers 204a-204d of a container strip 205. The semiconductor die 201a-201d generally contact die supports 207 provided at each of the cavities 203a-203d. A substrate strip 209 includes substrates 210a-210d that are connected with the bars 211. The substrate strip 209 is attached to the semiconductor die 201a-201d and the container strip 205, such as generally with a layer of an adhesive. The substrate strip 209 is aligned with respect to the container strip 205 so that bond wires 212 pass through apertures 214a-214d and electrically connect the semiconductor die 201a-201d to respective substrates 210a-210d. FIGS. 2A-2B show four semiconductor die 201a-201d attached to the container strip 205, but longer or shorter container strips and substrate strips can be used to mount more or fewer semiconductor die. After the semiconductor die 201a-201d are attached and wire bonded to the container strip 205 and the substrate strip 209, solder bumps (not shown) may be formed on the substrate strip 209 in a conventional manner. The substrate strip 209 and container strip 205 are then cut, sheared, or routed at the tie bars 211 along cut lines 220 so that the semiconductor die 201a-201d are attached to respective substrates 210a-210d and containers 204a-204d and are available as individual BGA assemblies.



FIG. 3A illustrates one embodiment of a method 300 for packaging a semiconductor chip or die or other circuit element in a ball grid array package such as the package shown in FIGS. 2A-2B. In a step 302, one or more semiconductor die are mounted in corresponding cavities of a container using, for example, a two part epoxy, a thermal epoxy, other thermally conductive adhesive, or solder. Substrates are attached to each of the semiconductor die and associated containers in step 306. The semiconductor die are wire bonded to the substrates in a step 308 and solder bumps are formed on the substrates in a step 309. Bond caps are formed in a step 310. For fabrication of BGA assemblies from a container strip and a substrate strip, individual BGA assemblies are singulated from an assembled strip in a step 314, and a perimeter seal applied in a step 316.



FIG. 3B illustrates an alternative method 350. In a step 352, die are attached to a substrate and in a step 352, the die are wire bonded to a substrate. A container is attached in a step 358, and a wire bond slot is filled with an epoxy or other resin in a step 369. In the step 369, a cavity formed by the container, the die, and the substrate is also partially or completely filled with an epoxy resin or other material. In steps 360, 364, respectively, solder bumps are attached and individual BGA assemblies are signulated.


Alternative containers 401-405 are illustrated in FIGS. 4A-4B. The container 401 of FIG. 4A includes a ridged region 411 formed by one or more die supports 413 that support a semiconductor die 414. The ridges in this example comprise undulations in the base of the container. The die supports 413 are situated so that a die surface 417 is approximately parallel and aligned with a plane defined by a container mounting surface 419. The die supports 413 are formed in a wall 425 (FIG. 4B) of the container 402 but in alternative arrangements, die supports can be formed of an additional layer of thermally conductive material, such as a copper foil, and attached to a container by, for example, spot welding or with a thermally conductive adhesive.


The container 402 of FIG. 4B includes an array of die supports 423. The die supports 423 can be provided uniformly or concentrated at regions of the container 402 at which a die generates substantial heat. FIG. 4C illustrates a container 405 that includes die supports 471 having spherical, elliptical, or otherwise curved die mounting surfaces 473.


Containers of a foil or other ductile material can be formed by pressing with or into a mold. Other methods of fabrication include machining and etching. FIG. 4D illustrates a heat dissipating container 403 formed with machining operations in a copper strip or plate 432 (or strip or plate of other thermally conductive, heat absorbing, or heat dissipative material) that includes a cavity 434 configured to retain a semiconductor die 436. Die supports 438 are provided on a surface 440 of the cavity 434. The cavity 434 is configured to at least partially enclose the semiconductor die 436, and the die supports 438 are conveniently configured so that a bonding surface 456 of the die 436 is substantially coplanar with a surface 458 of the container 403. FIG. 4E illustrates a container 404 that includes a heat sink 460, shown in FIG. 4E as a series of grooves 462 and ridges 464. The heat sink 460 can, for example, be formed integrally with the container or can be provided as a separate piece and bonded to a container with a thermally conductive epoxy, welding, or other method.


While the example BGA assemblies described above include solder balls, solder bumps or other solder shapes can be used. As used herein, solder bumps includes solder balls and solder in any other projecting shape, and solder refers to an electrically conducting material that reflows when heated.


While the invention is described with respect to particular implementations, the invention is not limited to these implementations. The invention is directed to novel and non-obvious aspects of this disclosure, both individually and in combination as set forth in the claims below.

Claims
  • 1. A method of removing heat from a circuit assembly, the circuit assembly including a semiconductor die electrically connected to a substrate having a substantially horizontal surface and a perimeter edge, comprising: providing a die container of a thermally conductive material, said die container having a substantially horizontal surface and a perimeter edge;attaching the semiconductor die to the container with a thermally conductive layer;providing a moisture baffler configured to encapsulate at least a portion of said perimeter edge of said substrate and said perimeter edge of said container; andfilling a cavity defined by the semiconductor die and the container with a thermally conductive encapsulant.
  • 2. The method of claim 1, further comprising arranging corresponding mounting surfaces of the die and the substrate to be substantially coplanar.
  • 3. A method of packaging a semiconductor die, comprising: providing a thermally conductive container that has a first side that defines a die standoff and a second side that defines a heat sink to dissipate heat received by the thermally conductive container, said container having a substantially horizontal surface and a perimeter edge;bonding the die to the container so that a surface of the die contacts the die standoff;providing a moisture barrier configured to encapsulate at least a portion of a perimeter edge of a substrate and said perimeter edge of said container; andfilling a cavity defined by the semiconductor die and the container with a thermally conductive encapsulant.
  • 4. A method of packaging a semiconductor die, comprising: providing a thermally conductive container that includes a bottom surface, four sidewalls, a perimeter edge and at least one die support coupled to said bottom surface, the die support situated to separate the die from a container surface;situating the semiconductor die at least partially within the container and in contact with said at least one die support;securing the semiconductor die with respect to the container;providing a moisture barrier configured to encapsulate at least a portion of a perimeter edge of a substrate and the perimeter edge of the container; andfilling a cavity defined by the semiconductor die and the container with a thermally conductive encapsulant.
  • 5. The method of claim 4, wherein the semiconductor die is secured with respect to the container at the die support.
  • 6. The method of claim 4, wherein said perimeter edge of said substrate comprises a substantially vertical edge and said perimeter edge of said container comprises a substantially vertical edge and wherein said moisture barrier is configured to encapsulate at least a portion of said substantially vertical edge of said substrate and said substantially vertical edge of said container.
  • 7. A method of packaging, comprising: mounting a plurality of semiconductor die in corresponding cavities formed in a cavity strip, each of said cavities being defined by a bottom surface and four sidewalls;attaching a substrate strip to the cavity strip, wherein the substrate strip has a plurality of apertures accommodating bond wires; andseparating the plurality of die by cutting the cavity strip and the substrate strip at at least one cut line.
  • 8. The method of claim 7, wherein the substrate strip includes substrates corresponding to the cavities and further comprising electrically connecting the die to respective substrates.
  • 9. The method of claim 7, further comprising providing a moisture baffler configured to encapsulate at least a portion of a substrate strip edge and a cavity strip edge.
  • 10. The method of claim 7, further comprising attaching said substrate strip to said cavity strip using an adhesive material.
  • 11. A method of removing heat from a circuit assembly, the circuit assembly including a semiconductor die electrically connected to a substrate having a substantially horizontal surface and an edge, comprising: providing a die container of a thermally conductive material, said die container having a substantially horizontal surface and an edge;attaching the semiconductor die to the container with a thermally conductive layer;providing a moisture baffler configured to encapsulate at least a portion of said edge of said substrate and said edge of said container; andfilling a cavity defined by the semiconductor die and the container with a thermally conductive encapsulant.
  • 12. A method of removing heat from a circuit assembly, the circuit assembly including a semiconductor die electrically connected to a substrate having a substantially horizontal surface and a perimeter edge, comprising: providing a die container of a thermally conductive material, said die container having a substantially horizontal surface and a perimeter edge;attaching the semiconductor die to the container with a thermally conductive layer; andproviding a moisture baffler configured to encapsulate at least a portion of said perimeter edge of said substrate and said perimeter edge of said container, wherein the moisture barrier is configured to encapsulate the entire perimeter edge of the substrate and the perimeter edge of the container.
  • 13. A method of packaging, comprising: mounting a plurality of semiconductor die in corresponding cavities formed in a cavity strip, each of said cavities being defined by a bottom surface and four sidewalls; andattaching a substrate strip to the cavity strip, wherein the substrate strip has a plurality of apertures accommodating bond wires, wherein the substrate strip includes substrates corresponding to the cavities and further comprising electrically connecting the die to respective substrates.
  • 14. A method of packaging, comprising: mounting a plurality of semiconductor die in corresponding cavities formed in a cavity strip, each of said cavities being defined by a bottom surface and four sidewalls;attaching a substrate strip to the cavity strip, wherein the substrate strip has a plurality of apertures accommodating bond wires; andproviding a moisture baffler configured to encapsulate at least a portion of a substrate strip edge and a cavity strip edge.
  • 15. A method of packaging, comprising: mounting a plurality of semiconductor die in corresponding cavities formed in a cavity strip, each of said cavities being defined by a bottom surface and four sidewalls;attaching a substrate strip to the cavity strip, wherein the substrate strip has a plurality of apertures accommodating bond wires; andattaching said substrate strip to said cavity strip using an adhesive material.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a division of application Ser. No. 09/653,127, filed Aug. 31, 2000 now U.S. Pat. No. 6,559,537, that is incorporated herein by reference.

US Referenced Citations (107)
Number Name Date Kind
2570221 Wieczorek Apr 1951 A
4012768 Kirk et al. Mar 1977 A
4312116 Moser et al. Jan 1982 A
4514752 Engel et al. Apr 1985 A
4563725 Kirby Jan 1986 A
4641176 Keryhuel Feb 1987 A
5076427 Thomson et al. Dec 1991 A
5139972 Neugebauer et al. Aug 1992 A
5157478 Ueda et al. Oct 1992 A
5163551 Bhatia Nov 1992 A
5199564 Skrtic Apr 1993 A
5216278 Lin et al. Jun 1993 A
5220486 Takubo et al. Jun 1993 A
5223739 Katsumata et al. Jun 1993 A
5246129 Small et al. Sep 1993 A
5279029 Burns Jan 1994 A
5293072 Tsuji Mar 1994 A
5311060 Rostoker et al. May 1994 A
5343076 Katayama et al. Aug 1994 A
5362679 Wakefield Nov 1994 A
5365107 Kuraishi et al. Nov 1994 A
5416357 Kobayashi et al. May 1995 A
5422231 Nozawa Jun 1995 A
5440169 Tomita et al. Aug 1995 A
5448114 Kondoh Sep 1995 A
5524765 Gutentag Jun 1996 A
5557150 Variot et al. Sep 1996 A
5583377 Higgins, III Dec 1996 A
5583378 Marrs Dec 1996 A
5594204 Taylor et al. Jan 1997 A
5604376 Hamburgen Feb 1997 A
5625222 Yoneda Apr 1997 A
5650593 McMillan Jul 1997 A
5653020 Romano' et al. Aug 1997 A
5667073 Okui Sep 1997 A
5677566 King et al. Oct 1997 A
5703398 Sono et al. Dec 1997 A
5708304 Tomita Jan 1998 A
5729963 Bird Mar 1998 A
5766972 Takahashi et al. Jun 1998 A
5770479 Brooks et al. Jun 1998 A
5775510 Hodges Jul 1998 A
5796162 Huang Aug 1998 A
5811879 Akram Sep 1998 A
5819398 Wakefield Oct 1998 A
5880933 Markow et al. Mar 1999 A
5893724 Chakravorty et al. Apr 1999 A
5909056 Mertol Jun 1999 A
5914531 Tsunoda et al. Jun 1999 A
5930603 Tsuji Jul 1999 A
5960961 Gutentag Oct 1999 A
5976912 Fukutomi et al. Nov 1999 A
5990544 Ohshima Nov 1999 A
5998241 Niwa Dec 1999 A
5998862 Yamanaka Dec 1999 A
6002178 Lin Dec 1999 A
6023098 Higashiguchi et al. Feb 2000 A
6038136 Weber Mar 2000 A
6048754 Katayama et al. Apr 2000 A
6049038 Suzuki Apr 2000 A
6075288 Akram Jun 2000 A
6075289 Distefano Jun 2000 A
6080932 Smith et al. Jun 2000 A
6097609 Kabadi Aug 2000 A
6114189 Chia et al. Sep 2000 A
6114192 Tsunoda et al. Sep 2000 A
6122171 Akram et al. Sep 2000 A
6149010 Tanaka et al. Nov 2000 A
6166434 Desai et al. Dec 2000 A
6166435 Leu et al. Dec 2000 A
6175497 Tseng et al. Jan 2001 B1
6179127 Kato et al. Jan 2001 B1
6187612 Orcutt Feb 2001 B1
6225144 How May 2001 B1
6249403 Tokisue et al. Jun 2001 B1
6258630 Kawahara Jul 2001 B1
6261870 Haehn Jul 2001 B1
6271058 Yoshida Aug 2001 B1
6300165 Castro Oct 2001 B2
6329220 Bolken et al. Dec 2001 B1
6331453 Bolken et al. Dec 2001 B1
6333564 Katoh et al. Dec 2001 B1
6351030 Havens et al. Feb 2002 B2
6357594 Gutentag Mar 2002 B1
6362530 Lee et al. Mar 2002 B1
6376907 Takano et al. Apr 2002 B1
6395124 Oxman et al. May 2002 B1
6404070 Higashi et al. Jun 2002 B1
6425484 Sakurai Jul 2002 B1
6429530 Chen Aug 2002 B1
6432742 Guan et al. Aug 2002 B1
6432749 Libres Aug 2002 B1
6440599 Takada et al. Aug 2002 B1
6486554 Johnson Nov 2002 B2
6541310 Lo et al. Apr 2003 B1
6568535 Pylant May 2003 B1
6576988 Corisis Jun 2003 B2
6579399 Hamren Jun 2003 B1
6586845 Higashi et al. Jul 2003 B1
6626656 Thummel Sep 2003 B2
6644982 Ondricek et al. Nov 2003 B1
6650005 Hung et al. Nov 2003 B2
6653730 Chrysler et al. Nov 2003 B2
6660558 Bolken et al. Dec 2003 B1
6825550 Akram Nov 2004 B2
20010040288 Matsushima et al. Nov 2001 A1
20020060369 Akram May 2002 A1
Foreign Referenced Citations (5)
Number Date Country
358122753 Jul 1983 JP
359188948 Oct 1984 JP
01298753 Dec 1989 JP
403116949 May 1991 JP
403147355 Jun 1991 JP
Related Publications (1)
Number Date Country
20020187590 A1 Dec 2002 US
Divisions (1)
Number Date Country
Parent 09653127 Aug 2000 US
Child 10209753 US