Claims
- 1. A power semiconductor package, comprising
a substrate having upper and lower surfaces, the upper surface including a periphery defined by first and second spaced apart side edges and front and rear spaced apart edges; a first power semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which a first power electrode and a control electrode are disposed and a bottom surface including a second power electrode; a second power semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which a first power electrode and a control electrode are disposed and a bottom surface including a second power electrode; a plurality of conductive pads disposed only at the second side edge of the substrate; at least one wire bond extending from the control electrode of the first power semiconductor die to one of the conductive pads; and at least another wire bond extending from the control electrode of the second power semiconductor die to another one of the conductive pads.
- 2. A power semiconductor package according to claim 1, further comprising:
a first set of wire bonds extending from the first power electrode of the first power semiconductor die to a third one of the plurality of conductive pads; a second set of wire bonds extending from the first power electrode of the second power semiconductor die to a fourth one of the plurality of conductive pads.
- 3. The power semiconductor package of claim 2, wherein the plurality of wire bonds extend in substantially the same direction.
- 4. The power semiconductor package of claim 2, wherein the plurality of wire bonds have respective lengths, the lengths being one of a plurality of discrete values.
- 5. The power semiconductor package of claim 4, wherein the number of discrete values is three.
- 6. The power semiconductor package of claim 2, wherein the plurality of wire bonds within a set are disposed adjacent to one another, immediately adjacent wire bonds being of different lengths.
- 7. The power semiconductor package of claim 2, wherein the respective first and second power semiconductor die include a lateral width spanning between the first and second spaced apart side edges, the respective wire bonds terminating at one of a plurality of discrete lateral positions.
- 8. The power semiconductor package of claim 7, wherein the number of discrete lateral positions is three.
- 9. The power semiconductor package of claim 1, wherein the substrate includes a plurality of vias extending between the upper and lower surfaces.
- 10. The power semiconductor package of claim 9, wherein some of the vias provide electrical connection from the respective second power electrodes of the first and second power semiconductor die through the substrate.
- 11. The power semiconductor package of claim 9, wherein the vias are substantially filled with conductive material such that they are solid.
- 12. The power semiconductor package of claim 11, wherein the conductive material is tungsten.
- 13. The power semiconductor package of claim 9, further including a plurality of conductive balls forming a ball grid array disposed at the lower surface of the substrate, at least some of the balls of the array for providing electrical connection from the conductive material of the vias to an external circuit.
- 14. The power semiconductor package of claim 1, a plurality of wire bonds extending from the first power electrode of the first power semiconductor die to the first power electrode of the second semiconductor die.
- 15. The power semiconductor package of claim 14, wherein the plurality of wire bonds extend in substantially the same direction.
- 16. The power semiconductor package of claim 15, wherein the plurality of wire bonds extend transversely with respect to a direction defined from the first side edge to the second side edge of the substrate.
- 17. The power semiconductor package of claim 15, wherein the plurality of wire bonds have respective lengths, the lengths being one of a plurality of discrete values.
- 18. The power semiconductor package of claim 17, wherein the number of discrete values is two.
- 19. The power semiconductor package of claim 17, wherein the plurality of wire bonds are disposed adjacent to one another, immediately adjacent wire bonds being of different lengths.
- 19. A power semiconductor package, comprising
a substrate having upper and lower surfaces, the upper surface including a periphery defined by first and second spaced apart side edges and front and rear spaced apart edges; a first power MOSFET semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which source and gate metalized surfaces are disposed and a bottom surface defining a drain; a second power MOSFET semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which source and gate metalized surfaces are disposed and a bottom surface defining a drain; a plurality of conductive pads disposed only at the second side edge of the substrate; at least one wire bond extending from the gate metalized surface of the first MOSFET die to one of the conductive pads; and at least one wire bond extending from the gate metalized surface of the second MOSFET die to another one of the conductive pads.
- 20. A power semiconductor package according to claim 19, further comprising a plurality of wire bonds extending from the source metalized surface of the first MOSFET die to the source metalized surface of the second MOSFET die.
- 21. A power semiconductor package according to claim 19, further comprising:
a first set of wire bonds extending from the source metalized surface of the first MOSFET die to a third one of the plurality of conductive pads; a second set of wire bonds extending from the source metalized surface of the second MOSFET die to a fourth one of the plurality of conductive pads.
- 22. The power semiconductor package of claim 19, wherein the respective first and second MOSFET die include a longitudinal width spanning between the front and rear spaced apart edges, the respective wire bonds terminating at one of a plurality of discrete longitudinal positions of each MOSFET die.
- 23. The power semiconductor package of claim 19, wherein the substrate includes a plurality of vias extending between the upper and lower surfaces.
- 24. The power semiconductor package of claim 19, wherein some of the vias provide electrical connection from the respective drains of the first and second MOSFET die through the substrate.
- 25. The power semiconductor package of claim 24, wherein the vias are substantially filled with conductive material such that they are solid.
- 26. The power semiconductor package of claim 25, wherein the conductive material is tungsten.
- 27. The power semiconductor package of claim 26, further including a plurality of conductive balls forming a ball grid array disposed at the lower surface of the substrate, at least some of the balls of the array for providing electrical connection from the conductive material of the vias to an external circuit.
RELATED APPLICATIONS
[0001] This is a division of U.S. patent application Ser. No. 10/153,051, filed May 20, 2002, entitled CHIP-SCALE PACKAGE which is a division of U.S. patent application Ser. No. 09/225,254, filed Jan. 4, 1999, entitled CHIP-SCALE PACKAGE to which claims of priority are hereby made.
Divisions (2)
|
Number |
Date |
Country |
Parent |
10153051 |
May 2002 |
US |
Child |
10884521 |
Jul 2004 |
US |
Parent |
09225254 |
Jan 1999 |
US |
Child |
10153051 |
May 2002 |
US |