Claims
- 1. A mount for an integrated circuit comprising:
a routing carrier having a first and a second spaced-apart power planes and a first and second signal layers disposed between said first and second power planes, with said first signal layer being adjacent to said first power plane and spaced apart therefrom a first distance, and said second signal layer being disposed adjacent to said second power and spaced-apart therefrom a second distance, with said first signal layer being spaced-apart from said second signal layer a third distance, with said third distance being greater than said first distance.
- 2. The mount as recited in claim 1 wherein said first distance is greater than said second distance.
- 3. The mount as recited in claim 1 wherein said routing carrier has a volume associated therewith, with said first distance remaining substantially constant over said volume.
- 4. The mount as recited in claim 1 wherein said routing carrier has a volume associated therewith, with said first and second distances remaining substantially constant over said volume.
- 5. The mount as recited in claim 1 wherein said routing carrier has a volume associated therewith, with said first, second and third distances remaining substantially constant over said volume.
- 6. The mount as recited in 1 further including a first and second conductive spaced-apart bond pads, each of which is spaced-apart from, and in electrical communication with, said first signal layer, defining an interconnect between said first and second bond pads.
- 7. The mount as recited in 1 further including a first and second conductive spaced-apart bond pads, each of which is spaced-apart from, and in electrical communication with, said first signal layer, defining an interconnect between said first and second bond pads, with said interconnect providing a time of flight, tflight, for a signal have predetermined characteristics of approximately 50 ps/cm.
- 8. The mount as recited in claim 1 wherein said first and second signal layers are formed from copper.
- 9. A mount for an integrated circuit comprising:
a routing carrier having first and second power planes and first and second signal layers disposed between said first and second power planes; and means, coupled with said routing carrier, for reducing noise in said first and second signal layers.
- 10. The mount as recited in claim 9 wherein said means for reducing noise includes having said first signal layer being adjacent to said first power plane and spaced apart therefrom a first distance, and said second signal layer being disposed adjacent to said second power and spaced-apart therefrom a second distance, with said first signal layer being spaced-apart from said second signal layer a third distance, with said third distance being greater than said first and second distances.
- 11. The mount as recited in claim 9 wherein said carrier has a volume associated therewith, with said means for reducing noise further including maintaining said first, second and third distances to be constant over said volume, thereby providing a constant impedance between said first power plane and signal layer and said second power plane and signal layer.
- 12. The mount as recited in claim 9 further including a first and second conductive spaced-apart bond pads, each of which is spaced-apart from, and in electrical communication with, said first signal layer, defining an interconnect between said first and second bond pads.
- 13. The mount as recited in claim 12 wherein said interconnect provides a time of flight, tflight, for a signal have predetermined characteristics of approximately 50 ps/cm.
- 14. A mount for an integrated circuit comprising:
a routing carrier having a first and a second spaced-apart power planes and a first and second signal layers disposed between said first and second power planes, with said first signal layer being adjacent to said first power plane and spaced apart therefrom a first distance, and said second signal layer being disposed adjacent to said second power and spaced-apart therefrom a second distance, with said first signal layer being spaced-apart from said second signal layer a third distance, with said third distance being greater than either of said first and second distances.
- 15. The mount as recited in claim 14 wherein said routing carrier has a volume associated therewith, with said first, second and third distances remaining substantially constant over said volume.
- 16. The mount as recited in claim 15 further including a first and second conductive spaced-apart bond pads, each of which is spaced-apart from, and in electrical communication with, said first signal layer, defining an interconnect between said first and second bond pads.
- 17. The mount as recited in claim 16 wherein said interconnect provides a time of flight, tflight, for a signal have predetermined characteristics of approximately 50 ps/cm.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part patent application of U.S. patent application for “SYSTEM AND METHOD FOR PACKAGING INTEGRATED CIRCUITS” U.S. Ser. No. 09/083,631 having, Martin P. Goetz, Sammy K. Brown, George E. Avery, Andrew K. Wiggin, Tom L. Todd and Sam Beal listed as inventors that is a non-provisional patent application of U.S. provisional patent application “A SYSTEM AND METHOD FOR PACKAGING INTEGRATED CIRCUITS,” U.S. Ser. No. 60/047,531, filed May 23, 1997, having Sammy K. Brown, George E. Avery, Andrew K. Wiggin, Tom L. Todd and Sam Beal listed as co-inventors. The 60/047,531 and 09/083,631 applications are hereby incorporated by reference in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60047531 |
May 1997 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09083631 |
May 1998 |
US |
Child |
09747170 |
Dec 2000 |
US |