Claims
- 1. A capacitor structure in an integrated circuit, comprising:
a bottom electrode conforming to a macrostructural three-dimensional folding shape and having a textured silicon surface; and an ALD-deposited capacitor dielectric having a dielectric constant greater than about 10 conforming to the textured surface, the dielectric having a maximum thickness of X, wherein X is a single numerical value being less than about 100 Å and at all points over the bottom electrode the capacitor dielectric has a minimum thickness of at least about 0.95 times X, wherein the dielectric comprises a compound including a transition metal.
- 2. The structure of claim 1., further comprising a top electrode conforming to the dielectric, the top electrode continuously contacting the dielectric over the entire textured surface.
- 3. The structure of claim 2, wherein the top electrode comprises a conductive barrier layer continuously contacting the dielectric over the entire textured surface and a more conductive material formed over the conductive barrier layer.
- 4. The structure of claim 2, wherein the top electrode comprises an elemental metal layer continuously contacting the dielectric over the entire textured surface.
- 5. The structure of claim 1, wherein the capacitor dielectric comprises a metal oxide.
- 6. The structure of claim 7, wherein the dielectric further comprises aluminum oxide.
- 7. The structure of claim 5, wherein the metal oxide comprises an oxide of the transition metal.
- 8. The structure of claim 7, further comprising a conformal barrier layer formed between the textured silicon layer and the dielectric.
- 9. The structure of claim 7, wherein the metal oxide layer comprises an oxide of a Group IV transition metal.
- 10. The structure of claim 7, wherein the metal oxide comprises an oxide of a Group V transition metal.
- 11. The structure of claim 1, wherein the dielectric comprises a ternary material.
- 12. The structure of claim 11, wherein the dielectric comprises a metal, silicon and oxygen.
- 13. The structure of claim 1, wherein the maximum thickness X of the capacitor dielectric is between about 25 Å and 100 Å.
- 14. The structure of claim 1, wherein at all points over the bottom electrode the capacitor dielectric has a minimum thickness of at least about 0.98 times X.
REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a continuation of U.S. patent application Ser. No. 09/791,072, filed on Feb. 22, 2001, which is a divisional of U.S. patent application Ser. No. 09/452,844, filed on Dec. 3, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09452844 |
Dec 1999 |
US |
Child |
09791072 |
Feb 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09791072 |
Feb 2001 |
US |
Child |
10795696 |
Mar 2004 |
US |