Claims
- 1. A method for forming a high density interconnect printed wiring board substrate having a first patterned conductive layer having a first thickness, including a plurality of conductive lines having edges that define boundaries of said conductive lines, formed over an upper surface of the substrate, said method comprising:(a) forming a stress buffer layer directly on said first patterned conductive layer and between the edges of said first patterned conductive layer, wherein said stress buffer layer is between 20 and 35 microns thick in areas directly above said first patterned conductive layer and wherein said stress buffer layer is a single layer of either a composite dielectric layer having particles suspended in said layer or a homogenous dielectric layer having an elongation percentage of at least 10%; (b) forming a thin film conductive layer having a second thickness directly on said stress buffer layer, wherein a ratio of said first thickness to said second thickness is at least 3:1; and (c) forming a thin film dielectric layer over said thin film conductive layer.
- 2. The method of claim 1 wherein said stress buffer layer is a composite dielectric layer.
- 3. The method of claim 2 wherein, after said composite dielectric layer is formed, vias through said composite dielectric layer are formed by a photolithographic processing sequence.
- 4. The method of claim 2 wherein particles suspended with in said composite dielectric layer have a diameter less than a thickness Z of said composite dielectric layer as measured over a plated throughhole.
- 5. The method of claim 1 wherein said stress buffer layer is a homogenous dielectric layer.
- 6. The method of claim, 1 wherein said stress buffer layer is a laser abatable material.
- 7. The method of claim 1 wherein said stress buffer layer is deposited to a thickness of between 25-30 microns over said first patterned conductive layer.
- 8. The method of claim 7 wherein said thin film dielectric layer is deposited to a thickness of between about 10 and 16 microns.
- 9. The method of claim 1 wherein said stress buffer layer comprises a homogenous polymide dielectric material.
- 10. The method of claim 1 wherein said stress buffer layer comprises a homogenous dielectric layer having an elongation percentage of at least about 13%.
- 11. The method of claim 1 wherein said thin film conductive layer is between 2 and 5 microns thick and wherein said first patterned conductive layer is between 14 and 26 microns thick.
- 12. The method of claim 1 wherein said stress buffer layer is a photodefinable material.
- 13. A method for fabricating a high density interconnect substrate, said method comprising:(a) providing a high density interconnect printed wiring board substrate having a first patterned conductive layer having a first thickness, including a plurality of conductive lines having edges that define boundaries of said conductive lines, formed over an upper surface of the substrate and having a composite dielectric layer having particles suspended therein formed over said first patterned conductive layer and between the edges of said conductive layer, (b) forming a thin film conductive layer having a second thickness over said composite dielectric layer, wherein a ratio of said first thickness to said second thickness is at least 3:1; and (c) forming a thin film dielectric layer over said thin film conductive layer; wherein said thin film conductive layer is between 2 and 5 microns thick and wherein said first patterned conductive layer is between 14 and 26 microns thick.
- 14. The method of claim 13 wherein said composite dielectric layer is a photodefinable material.
- 15. The method of claim 13 wherein said composite dielectric layer is a laser abatable material.
- 16. The method of claim 13 wherein said composite dielectric layer is deposited to a thickness of between 25-30 microns over said first patterned conductive layer.
- 17. The method of claim 16 wherein said thin film dielectric layer is deposited to a thickness of between about 10 and 16 microns.
- 18. The method of claim 13 wherein said particles suspended with in said composite dielectric layer have a diameter less than a thickness Z of said composite dielectric layer as measured over a plated throughhole.
- 19. The method of claim 18 wherein Z is between 20-35 microns.
- 20. A method of forming high density interconnect structure over a common circuit base having an upper major surface, a lower major surface and a thick film patterned conductive layer having a first thickness formed on said upper major surface, said thick film patterned conductive layer forming a plurality of thick film conductive lines having edges that define boundaries of said conductive lines, said method comprising:(a) forming a stress buffer layer on said plurality of thick film conductive lines, wherein said stress buffer layer is a single, composite dielectric layer having particles suspended in said layer; (b) forming a thin film conductive layer having a second thickness on said stress buffer layer, wherein a ratio of said first thickness to said second thickness is at least 3:1; and; (c) forming a thin film dielectric layer over said thin film conductive layer.
- 21. The method of claim 20 wherein said thin film conductive layer is a ground plane layer that overlaps at least 90 percent of a total length of all of said edges by at least 10 microns.
- 22. The method of claim 21 wherein a second thin film signal-carrying conductive layer is formed over said thin film dielectric layer and a second thin film dielectric layer is formed over said second thin film conductive layer.
- 23. The method of claim 20 wherein said thick film conductive layer has a first coefficient of thermal expansion, said thin film dielectric layer has a second coefficient of thermal expansion and said stress buffer layer has a third coefficient of thermal expansion, and wherein said third coefficient of thermal expansion is closer to said second coefficient of thermal expansion than said first coefficient of thermal expansion.
- 24. The method of claim 20 wherein said ratio of said first thickness to said second thickness is at least 5:1.
- 25. A method of forming a high density interconnect structure over a common circuit base having an upper major surface, a lower major surface and a thick film patterned conductive layer having a first thickness formed on said upper major surface, said thick film patterned conductive layer forming a plurality of thick film conductive lines having edges that define boundaries of said conductive lines, said method comprising:(a) forming a stress buffer layer on said plurality of thick film conductive lines, wherein said stress buffer layer is a single homogenous dielectric layer having an elongation percentage of at least 10%; (b) forming a thin film conductive layer having a second thickness on said stress buffer layer, wherein a ratio of said first thickness to said second thickness is at least 3:1; and (c) forming a thin film dielectric layer over said thin film conductive layer.
- 26. The method of claim 25 wherein said thin film conductive layer is a ground plane layer that overlaps at least 90 percent of a total length of all of said edges by at least 10 microns.
- 27. The method of claim 26 wherein a second thin film signal-carrying conductive layer is formed over said thin film dielectric layer and a second thin film dielectric layer is formed over said second thin film conductive layer.
- 28. The method of claim 25 wherein said thick film conductive layer has a first coefficient of thermal expansion, said thin film dielectric layer has a second coefficient of thermal expansion and said stress buffer layer has a third coefficient of thermal expansion, and wherein said third coefficient of thermal expansion is closer to said second coefficient of thermal expansion than said first coefficient of thermal expansion.
- 29. The method of claim 25 wherein said ratio of said first thickness to said second thickness is at least 5:1.
- 30. The method of claim 25 wherein said stress buffer layer has an elongation percentage of at least 13%.
Parent Case Info
This is a continuation-in-part of Westbrook et al. U.S. Pat. No. application Ser. No. 09/127,579, now U.S. Pat. No. 6,203,967 filed Jul. 31, 1998.
US Referenced Citations (21)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 602 258 |
Jun 1994 |
EP |
6-188568 |
Jul 1994 |
JP |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/127579 |
Jul 1998 |
US |
Child |
09/172178 |
|
US |