Claims
- 1. A method of forming an electrical interconnection medium by computer-implemented design, comprising:
defining a first planar layer including a plurality of first groups of conductive regions arranged in a parallel, interdigitated manner with a plurality of second groups of conductive regions; defining a second planar layer including a plurality of third groups of conductive regions arranged in a parallel, interdigitated manner with a plurality of fourth groups of conductive regions, said conductive regions in said second layer running transversely to said conductive regions in said first layer; said first and third groups of conductive regions being dedicated for forming a first offset electrical mesh plane, said second and fourth groups of conductive regions being dedicated for forming a second offset electrical mesh plane; and removing a section of at least one selected conductive region to define at least one signal conductor.
- 2. The method according to claim 1, wherein each group includes a plurality of conductive regions spaced from one another.
- 3. The method according to claim 2, further comprising:
defining additional conductive regions so as to fill in respective spaces between, and thereby to connect, adjacent sections of conductive regions remaining in said first to fourth groups after said removing, with each signal conductor being spaced from every conductive region adjacent thereto.
- 4. The method according to claim 2, wherein each group is constituted by an adjacent pair of conductive regions.
- 5. The method according to claim 1, further comprising:
defining a plurality of vias to connect overlapping junctions of conductive regions of said first and third groups; and defining a plurality of vias to connect overlapping junctions of conductive regions of said second and fourth groups.
- 6. The method according to claim 1, wherein at least one signal conductor is defined in said first layer and at least one signal conductor is defined in said second layer, said method further comprising:
defining at least one via to connect an overlapping junction of said signal conductor in said first layer and said signal conductor in said second layer.
- 7. A method of forming an electrical interconnection medium by computer-implemented design, comprising:
defining a first planar layer including a plurality of first conductive regions arranged in a parallel, interdigitated manner with a plurality of second conductive regions such that borders of adjacent first and second conductive regions touch each other; defining a second planar layer including a plurality of third conductive regions arranged in a parallel, interdigitated manner with a plurality of fourth conductive regions such that borders of adjacent third and fourth conductive regions touch each other, said conductive regions in said second layer running transversely to said conductive regions in said first layer; said first and third conductive regions being dedicated for forming a first offset electrical mesh plane, said second and fourth conductive regions being dedicated for forming a second offset electrical mesh plane; defining signal path areas along touching borders of selected conductive regions; and removing conductive material from said first to fourth conductive regions to space adjacent conductive regions in each layer from each other and to define, in each signal path area, a signal conductor spaced from a remainder of the selected conductive regions which correspond to that signal path area.
- 8. The method according to claim 7, further comprising:
defining a plurality of vias to connect overlapping junctions of first and third conductive regions; and defining a plurality of vias to connect overlapping junctions of second and fourth conductive regions.
- 9. The method according to claim 7, further comprising:
defining at least one via to connect an overlapping junction of signal conductors in said first and second layers.
- 10. A method of forming an electrical interconnection medium by computer-implemented design, comprising:
defining a first planar layer including a plurality of first groups of conductive regions arranged in a parallel, interdigitated, sequential manner with a plurality of second groups and third groups of conductive regions; defining a second planar layer including a plurality of fourth groups of conductive regions arranged in a parallel, interdigitated, sequential manner with a plurality of fifth groups and sixth groups of conductive regions, said conductive regions in said second layer running transversely to said conductive regions in said first layer; said first and fourth groups of conductive regions being dedicated for forming a first offset electrical mesh plane, said second and fifth groups of conductive regions being dedicated for forming a second offset electrical mesh plane, and said third and sixth groups of conductive regions being dedicated for forming a third offset electrical mesh plane; and removing a section of at least one selected conductive region to define at least one signal conductor.
- 11. The method according to claim 10, wherein each group includes a plurality of conductive regions spaced from one another.
- 12. The method according to claim 10, further comprising:
defining additional conductive regions so as to fill in respective spaces between, and thereby to connect, adjacent sections of conductive regions remaining in said first to sixth groups after said removing, with each signal conductor being spaced from every conductive region adjacent thereto.
- 13. The method according to claim 11, wherein each group is constituted by an adjacent pair of conductive regions.
- 14. The method according to claim 10, further comprising:
defining a plurality of vias to connect overlapping junctions of conductive regions of said first and fourth groups; defining a plurality of vias to connect overlapping junctions of conductive regions of said second and fifth groups; and defining a plurality of vias to connect overlapping junctions of conductive regions of said third and sixth groups.
- 15. The method according to claim 10, wherein at least one signal conductor is defined in said first layer and at least one signal conductor is defined in said second layer, said method further comprising:
defining at least one via to connect an overlapping junction of said signal conductor in said first layer and said signal conductor in said second layer.
- 16. A method of forming an electrical interconnection medium by computer-implemented design, comprising:
defining a first planar layer including a plurality of first conductive regions arranged in a parallel, interdigitated, sequential manner with a plurality of second conductive regions and third conductive regions such that borders of adjacent first, second and third conductive regions touch each other; defining a second planar layer including a plurality of fourth conductive regions arranged in a parallel, interdigitated, sequential manner with a plurality of fifth conductive regions and sixth conductive regions such that borders of adjacent fourth, fifth and sixth conductive regions touch each other, said conductive regions in said second layer running transversely to said conductive regions in said first layer; said first and fourth conductive regions being dedicated for forming a first offset electrical mesh plane, said second and fifth conductive regions being dedicated for forming a second offset electrical mesh plane, and said third and sixth conductive regions being dedicated for forming a third offset electrical mesh plane; defining signal path areas along touching borders of selected conductive regions; and removing conductive material from said first to sixth conductive regions to space adjacent conductive regions in each layer from each other and to define, in each signal path area, a signal conductor spaced from a remainder of the selected conductive regions which correspond to that signal path area.
- 17. The method according to claim 16, further comprising:
defining a plurality of vias to connect overlapping functions of first and fourth conductive regions; defining a plurality of vias to connect overlapping junctions of second and fifth conductive regions; and defining a plurality of vias to connect overlapping junctions of third and sixth conductive regions.
- 18. The method according to claim 16, further comprising:
defining at least one via to connect an overlapping junction of signal conductors in said first and second layers.
- 19. The method according to claim 1, wherein the conductive regions in said second layer run substantially perpendicularly to the conductive regions in said first layer.
- 20. The method according to claim 7, wherein the conductive regions in said second layer run substantially perpendicularly to the conductive regions in said first layer.
- 21. The method according to claim 10, wherein the conductive regions in said second layer run substantially perpendicularly to the conductive regions in said first layer.
- 22. The method according to claim 16, wherein the conductive regions in said second layer run substantially perpendicularly to the conductive regions in said first layer.
- 23. A method of forming an electrical interconnection medium by computer-implemented design, comprising:
defining a plurality of conductive regions dedicated for forming at least one offset electrical mesh plane; and removing at least a section of at least one conductive region to define at least one signal conductor.
- 24. The method according to claim 23, wherein the conductive regions of said mesh plane include a group of parallel, spaced conductive regions in a first layer and a group of parallel, spaced conductive regions in a second layer.
- 25. The method according to claim 23, wherein said conductive regions are dedicated for forming plural offset electrical mesh planes.
- 26. The method according to claim 25, wherein said mesh planes are interdigitated.
- 27. The method according to claim 26, wherein a pair of adjacent conductive regions dedicated to different mesh planes have touching borders, and said removing comprises removing a portion of each of said pair of conductive regions extending along said touching borders to define said signal conductor from touching portions of said pair of conductive regions.
- 28. The method according to claim 26, wherein the conductive regions of each mesh plane include a group of parallel, spaced conductive regions in a first layer of said plural mesh planes and a group of parallel, spaced conductive regions in a second layer of said plural mesh planes.
- 29. The method according to claim 28, wherein conductive regions in each said group have touching borders with conductive regions of at least one other said group.
- 30. The method according to claim 29, further comprising defining signal path areas along touching borders of selected conductive regions, and wherein said removing comprises removing portions of the selected conductive regions so as to define, in each signal path area, a signal conductor spaced from a remainder of the selected conductive regions which correspond to that signal path area.
- 31. The method according to claim 23, wherein the electrical interconnection medium is formed as an interconnection medium of one of a multichip module, a printed wiring board, and a semiconductor device.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a division of application Ser. No. 08/396,447 filed Feb. 28, 1995, which is a continuation-in-part of application Ser. No. 08/024,616 filed Mar. 1, 1993, now U.S. Pat. No. 5,410,107 issued Apr. 25, 1995.
Government Interests
[0002] The U.S. Government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of Grant No. MDA972-93-1-0036 awarded by the Advanced Research Projects Agency (ARPA).
Divisions (1)
|
Number |
Date |
Country |
Parent |
08396447 |
Feb 1995 |
US |
Child |
09885981 |
Jun 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08024616 |
Mar 1993 |
US |
Child |
08396447 |
Feb 1995 |
US |