Claims
- 1. A package carrier comprising:
a dielectric body having upper and lower parallel major planar surfaces; a first mounting pad array affixed to said upper major planar surface, said first mounting pad array sized to receive the leads of a first integrated circuit package; a second mounting pad array affixed to said lower major planar surface, each pad of said second array coupled to a pad of said first array by means of an internally plated aperture which extends between said upper major planar surface and said lower major surface; and a set of carrier leads, each carrier lead conductively bonded to a pad of said second array1 said set of carrier leads spaced and configured for surface mounting on a printed circuit board.
- 2. The package carrier of claim 1, wherein laminar extensions of said carrier leads serve as a heat sink for a second integrated circuit package which mounts between said printed circuit board and said lower major planar surface.
- 4. The package carrier of claim 2, wherein each carrier lead includes a laminar extension which is parallel to and contiguous with said lower major planar surface.
- 5. The package carrier of claim 2, wherein only those carrier leads which are designed to be at either ground potential or at supply voltage potential during operation of the first integrated circuit package have laminar extensions which function as heat sinks.
- 6. The package carrier of claim 1, wherein said dielectric body is formed from fiberglass-reinforced plastic material.
- 7. The package carrier of claim 1, which further comprises at least one pair of capacitor mounting pads on said upper major planar surface, each pair sized and spaced to receive a decoupling capacitor.
- 8. An electronic circuit module comprising:
a printed circuit board having at least one interconnection pad array affixed thereto; at least one IC package unit, each unit having
a package carrier having a dielectric carrier body with upper and lower parallel major planar surfaces, a first mounting pad array affixed to said upper major planar surface, a second mounting pad array affixed to said lower major planar surface, each pad of said second mounting pad array coupled to a pad of said first array by means of an internally plated aperture which extends between said upper and lower major planar surfaces, and a set of carrier leads, each carrier lead conductively bonded to a pad of said second mounting pad array, said set of carrier leads spaced and configured for surface mounting to an interconnection pad array on said printed circuit board; and first and second IC packages, each package having a dielectric package body containing an integrated circuit chip and a plurality of package leads coupled to said chip and extending outwardly from said body1 the leads of said first package being conductively bonded to said first mounting pad array, the leads of said second package being conductively bonded to said interconnection pad array.
- 9. The electronic circuit module of claim 8, wherein said carrier body is formed from a semi-rigid polymeric material.
- 10. The electronic circuit module of claim 8, wherein laminar extensions of said carrier leads serve as a heat sink for a second integrated circuit package which mounts between said printed circuit board and said lower major planar surface.
- 11. The electronic circuit module of claim 8, wherein each carrier lead includes a laminar extension which is parallel to and contiguous with said lower major planar surface.
- 12. The electronic circuit module of claim 8, wherein only those carrier leads which are designed to be at either ground potential or at supply voltage potential during operation of the first integrated circuit package have laminar extensions which function as heat sinks.
- 13. The electronic circuit module of claim 8, wherein said carrier leads are C-shaped.
- 14. The electronic circuit module of claim 8, wherein said package carrier further comprises at least one pair of capacitor mounting pads on said upper major planar surface, each pair sized and spaced to receive a decoupling capacitor.
- 15. The electronic circuit module of claim 8, wherein said dielectric carrier body is formed from fiberglass-reinforced plastic material.
- 16. The electronic circuit module of claim 8, wherein at least one pad of said interconnection array is split so that corresponding leads of said first and second packages may receive unique signals.
- 17. The electronic circuit module of claim 8, wherein unique signals are fed to corresponding leads of said first and second packages by routing at least one of the signals to an unused lead position on the first package, and then rerouting the signal within the carrier body to the appropriate lead on the second package.
- 18. The electronic circuit module of claim 8, wherein said first and second packages are of the same size and functionally identical.
- 19. An electronic circuit module comprising:
a printed circuit board having at least one interconnection pad array affixed thereto; multiple IC package units, each unit having
a package carrier having a dielectric carrier body with upper and lower parallel major planar surfaces, a first mounting pad array affixed to said upper major planar surface, a second mounting pad array affixed to said lower major planar surface, each pad of said second mounting pad array coupled to a pad of said first array by means of an internally plated aperture which extends between said upper and lower major planar surfaces, and a set of carrier leads, each carrier lead conductively bonded to a pad of said second mounting pad array, said set of carrier leads spaced and configured for surface mounting to an interconnection pad array on said printed circuit board; and first and second integrated circuit chips, said first chip being electrically coupled to said first mounting pad array, said second chip being electrically coupled to said interconnection pad array.
- 20. The electronic circuit module of claim 19, wherein each integrated circuit chip is encapsulated within a package having a plurality of external leads, and said first chip is coupled to said first mounting pad array via the leads of its encapsulating package, and said second chip is coupled to said interconnection pad array via the leads of its encapsulating package.
- 21. The electronic circuit module of claim 19, wherein said carrier body is formed from a semi-rigid polymeric material.
- 22. The electronic circuit module of claim 191 wherein laminar extensions of said carrier leads serve as a heat sink for a second integrated circuit package which mounts between said printed circuit board and said lower major planar surface.
- 23. The electronic circuit module of claim 19, wherein each carrier lead includes a laminar extension which is parallel to and contiguous with said lower major planar surface.
- 24. The electronic circuit module of claim 19, wherein only those carrier leads which are designed to be at either ground potential or at supply voltage potential during operation of the first integrated circuit package have laminar extensions which function as heat sinks.
- 25. The electronic circuit module of claim 19, wherein said carrier leads are C-shaped.
- 26. The electronic circuit module of claim 19, wherein said package carrier further comprises at least one pair of capacitor mounting pads on said upper major planar surface, each pair sized and spaced to receive a decoupling capacitor.
- 27. The electronic circuit module of claim 19, wherein said dielectric carrier body is formed from fiberglass-reinforced plastic material.
- 28. The electronic circuit module of claim 19, wherein at least one pad of said interconnection array is split so that corresponding leads of said first and second packages may receive unique signals.
- 29. The electronic circuit module of claim 19, wherein unique signals are fed to corresponding leads of said first and second packages by routing at least one of the signals to an unused lead position on the first package, and then rerouting the signal within the carrier body to the appropriate lead on the second package.
Parent Case Info
[0001] This invention is related to U.S. patent application Ser. No. 09/285,354, which was filed on Apr. 2, 1999, and which is titled ELECTRONIC MODULE HAVING A THREE DIMENSIONAL ARRAY OF INTEGRATED CIRCUIT
[0002] PACKAGES.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09524324 |
Mar 2000 |
US |
Child |
10139597 |
May 2002 |
US |