Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area

Abstract
An apparatus and a method for adding capacitance while conserving circuit board surface area. An apparatus for adding capacitance while conserving circuit board surface area includes a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit. The flex capacitor circuit is configured to provide bypass capacitance and, therefore, adds capacitance to the IC device when the IC device is mounted on the flex capacitor circuit.
Description
BACKGROUND

On densely populated circuit boards, space consumption is a critical issue. Each additional component placed on a circuit board takes up additional surface area. For example, if more capacitance is required for a given application, additional capacitors must be added to the circuit board, taking up additional surface area. With manufacturers trying to fit more and more components on circuit boards, techniques which minimize the amount of surface area of given components are sought after. This applies to capacitors as much as other components.


At the same time, manufacturers are constantly looking for ways to reduce overall circuit board surface area. Stacking is one technique that has been utilized to conserve surface area. One such stacking technique stacks integrated circuits on top of one another. In U.S. Pat. No. 6,576,992 B1 (the '992 patent), owned by assignee of the present application and incorporated herein by reference, integrated circuits are stacked in chip-scale packages (“CSPs”) into modules. Flex circuits are used to connect a pair of CSPs, conserving board surface area at the expense of added component height. This is a trade-off that manufacturers are often willing to make to allow smaller circuit boards.


SUMMARY

An apparatus for adding capacitance while conserving circuit board surface area is provided that includes a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit. The flex capacitor circuit is configured to provide bypass capacitance and, therefore, adds capacitance to the IC device when the IC device is mounted on the flex capacitor circuit.


Another apparatus for adding capacitance while conserving circuit board surface area includes a flex capacitor circuit with an upper surface and a lower surface and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit. The flex capacitor circuit includes a plurality of conductive layers, one or more dielectric layers, and a plurality of vias. Each conductive layer is a solid plane except for openings for vias defined by the conductive layer. The one or more dielectric layers separate the conductive layers. The vias extend through openings in the conductive layers and provide electrical connections to the conductive layers and electrical connections for communicating a signal through the flex capacitor circuit. The integrated-circuit (IC) device is electrically connected to the vias in the flex capacitor circuit. The flex capacitor circuit adds capacitance to the IC device.


A preferred method in accordance with the invention includes obtaining a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers, mounting an IC device on the upper surface of the flex capacitor circuit, and mounting the flex capacitor circuit on a circuit board. Mounting the IC device to the upper surface of the flex capacitor circuit creates an electrical interconnection between the IC device and the flex capacitor circuit and mounting the flex capacitor circuit on the circuit board creates an electrical interconnection between the IC device and the circuit board through the flex capacitor circuit and, therefore, adds capacitance to the IC device.





BRIEF DESCRIPTION OF THE DRAWINGS

The detailed description will refer to the following drawings, wherein like numerals refer to like elements, and wherein:



FIG. 1 is a cross-sectional view of an embodiment of a flex-circuit apparatus for adding capacitance while conserving circuit board surface area.



FIGS. 2A-2B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes fins.



FIGS. 3A-3B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors.



FIGS. 4A-4B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors and a slug for transferring heat.



FIG. 5 is a top view of a flex circuit that may be used in embodiments of a flex circuit apparatus for adding capacitance while conserving circuit board surface area.



FIG. 6 is a flowchart of an embodiment of a method for adding capacitance while conserving circuit board surface area.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

An apparatus and method for adding capacitance while conserving circuit board surface area are described herein. The embodiments described utilize a flex circuit to effectively stack capacitance, providing a vertical solution that allows minimization of circuit board surface area or maximum utilization of available circuit board surface area. The embodiments provide a way of boosting capacitance for devices by using planes of a flex circuit or combination rigid/flex circuit. Certain embodiments provide on the flex circuit a capability of boosting capacitance even more by adding capacitors on top of the package. Embodiments enable the incorporating of these features in the packaging process of a die.


Flex circuits (“flex”, “flex circuits” or “flexible circuit structures”) employed herein are flexible circuit structures that have at least two conductive layers. The conductive layers are, for example, metal such as copper or alloy 110. Any flexible or conformable substrate with a multiple internal layer connectivity capability may be used as a flex circuit in embodiments. The entire flex circuit may be flexible or, as those of skill in the art will recognize, a printed circuit board (“PCB”) structure made flexible in certain areas, to allow conformability and wrapping around, e.g., the CSP, and rigid in other areas for planarity along, e.g., CSP surfaces.


Embodiments may be used, for example, with a die or integrated circuit (IC) device. For example, CSP packages of a variety of types and configurations such as, for example, those that are die-sized, as well as those that are near chip-scale as well as the variety of ball grid array packages known in the art may be used. Typical CSPs, such as, for example, monolithic ball-grid-array (“BGA”), micro ball-grid-array, and fine-pitch ball-grid-array (“FBGA”) packages have an array of connective contacts embodied, for example, as leads, bumps, solder balls, or balls that extend from a lower surface of a plastic (or other material) casing in any of several patterns and pitches. An external portion of the connective contacts is often finished with a ball or solder.


With reference now to FIG. 1, shown is an apparatus for adding capacitance while conserving circuit board surface area. The apparatus includes a multi-layered flex circuit 10 used as a capacitor. In the embodiment shown, flex capacitor circuit 10 includes an upper surface 12 and a lower surface 14 with six (6) intermediate conductive layers which except openings for vias, are solid planes. The six intermediate conductive layers include six (6) alternating power planes (i.e., three (3) “Power 1” planes 16 and three (3) “Power 2” planes 18) separated by dielectric layers 20. One set of power planes, e.g., the Power 1 planes 16, may be configured as a power supply layer, while the other set of power planes, e.g., the Power 2 planes 18, may be configured as a ground layer. The dielectric layers 20 may be any of a variety of flexible dielectrics, such as Kapton™ or C-Ply™, both provided by 3M. As noted above, the conductive layers may be metal such as copper or alloy 110.


The flex capacitor circuit 10 may be mounted between an IC device 22 (e.g., a CSP as described above) and the substrate or circuit board 24 to which the device 22 would normally attach. Mounted as such, the flex capacitor circuit 10 increases the bypass capacitance of the device 22. The flex capacitor circuit 10 does this by providing an electrical connection between device 22 and circuit board 24 power and ground leads and respective power and ground conductive layers (e.g., Power 1 plane(s) 16 and Power 2 plane(s) 18) in the flex capacitor circuit 10. The flex capacitor circuit 10 also provides an electrical connection for a signal to pass through the flex capacitor circuit 10 from/to the device 22 to the circuit board 24.


With continued reference to FIG. 1, connective contacts 26 and connective contacts 28 (e.g., ball contacts) on the upper surface 12 and lower surface 14, respectively, of flex capacitor 10 provide electrical connections through mounting pads (not shown) and supply vias 30 to the conductive layers. The connective contacts 26 and connective contacts 28 also provide the signal connection directly between device 22 and circuit board 24 through mounting pads and non-supply (i.e., signal) vias 32. Contacts 26, 28 may be formed between device 22 and flex capacitor circuit 10, and between flex capacitor circuit 10 and circuit board 24, as part of the mounting process. Device 22 may be mounted to upper surface 12 of flex capacitor circuit 10, while lower surface 14 of flex capacitor circuit 10 may be mounted to circuit board 24. An adhesive may used to bond device 22 to flex capacitor circuit 10 and flex capacitor circuit 10 to the circuit board 24.


As shown, supply vias 30 and signal vias 32 extend through flex capacitor circuit 10. Contacts 26, 28 and vias 30, 32 provide power supply, ground and signal connections between device 22 and circuit board 24 through flex capacitor circuit 10. For example, in the cross-sectional view shown in FIG. 1, there are two sets of supply vias 30 that connect contacts 26, 28 to Power 1 planes 16 (e.g., the power supply conductive layers) in flex capacitor circuit 10. In this manner, flex capacitor circuit 10 may provide a power supply connection, with added capacitance provided by flex capacitor circuit 10, between circuit board 24 and device 22. The supply vias 30 connecting to Power 1 planes 16 are the two outermost supply vias 30 (left-most and right-most) shown in FIG. 1. Supply vias 30 that connect to Power 1 planes 16 do not connect with Power 2 planes, but instead pass through openings 34 in Power 2 planes 18. In this manner, these vias 30 provide an electrical connection to Power 1 planes 16 but not Power 2 planes 18.


Similarly, there are two sets of supply vias 30 that connect to Power 2 planes 18 (e.g., the ground conductive layers). Supply vias 30 connecting to Power 2 planes 18 may provide a ground connection for device 22. Supply vias 30 connecting to Power 2 planes 18 do not connect to Power 1 planes, but instead pass through openings 36 in Power 1 planes 16. Supply vias 30 connecting to Power 2 planes 18 are shown as supply vias 30 third from the left and third from the right in FIG. 1.


With continuing reference to FIG. 1, the remaining vias are signal vias 32. Signal vias 32 provide a signal connection between device 22 and circuit board 24, as described above. As shown, signal vias 32 do not connect to Power 1 planes 16 and Power 2 planes 18, but instead pass through openings 34 and 36 in Power 2 planes 18 and Power 1 planes 16, respectively.


By providing power supply, ground and signal connections through power supply vias 30 and vias 32, flex capacitor circuit 10 adds capacitance without taking up any appreciable circuit board 24 surface area beyond that of device 22 itself. The amount of capacitance provided by flex capacitor circuit 10 is a function of a number of variables, as those of skill in the art will recognize, including the surface area, the number of layers, the distance between layers, and the dielectric material of flex capacitor circuit 10. The greater the surface area of flex capacitor circuit 10, the greater the capacitance. The surface area may be increased by known techniques, such as dimpling, rough surface, etc., by extending flex capacitor circuit 10 beyond device 22, or folding flex capacitor circuit 10 over device 22, as described below. There typically is a direct, linear relationship between the surface area and the capacitance provided.


There is also a direct, linear relationship between the number of layers and the capacitance provided by flex capacitor circuit 10. Hence, the greater number of layers, the more capacitance provided. Increasing the number of layers, however, also increases the inductance provided by flex capacitor circuit 10. Consequently, if too much inductance were a concern, a flex capacitor circuit 10 design may include greater surface area but fewer layers.


There is an inverse, linear relationship between the distance between conductive layers and the capacitance provided by flex capacitor circuit 10. In other words, the smaller the distance between the layers, the greater capacitance provided.


On the other hand, there is a direct, linear relationship between the dielectric level of the dielectric material used for dielectric layers 20 and the capacitance provided by flex capacitor circuit 10. In other words the higher the dielectric level of the dielectric material used in the dielectric layers 20, the greater the capacitance. Accordingly, a flex capacitor circuit 10 design might also incorporate a higher dielectric level material rather than increasing the number of layers in order to avoid increasing inductance.



FIGS. 2A-2B depict an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes fins 40. Fins 40 may be formed as extended portions of flex capacitor circuit 10. Consequently, fins 40 provide increased surface area for flex capacitor circuit 10. The increased surface area provided by fins 40 increases the capacitance provided by flex capacitor circuit 10.


As shown, device 22 is mounted on flex capacitor circuit 10, which is itself mounted on substrate or circuit board 24. Connective contacts 26, 28 provide power supply, ground, and signal connections between device 22, flex capacitor circuit 10, and circuit board 24, as described above. In FIGS. 2A-2B, fins 40 are shown extended above and perpendicular to device 22. Fins 40 may be folded around (over the top of) device 22 or left exposed (as shown) at any desired angle. An advantage of leaving fins 40 exposed as shown is that exposed fins 40 provide heat dissipation.


Another feature that can be incorporated with flex capacitor circuit 10 is additional bulk capacitor mounting positions. Extended portions of flex capacitor circuit 10 that are folded over device 22 (or allowed to stand as fins 40) may provide a high-quality, close-proximity mounting for additional bulk capacitors. With reference now to FIGS. 3A-3B, shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42. As shown, additional capacitors 42 are mounted on portions 44 of flex capacitor circuit 10 folded over device 22.


As shown, the device 22 is mounted on the flex capacitor circuit 10, which is itself mounted on the substrate or circuit board 24. Connective contacts 26, 28 provide power supply, ground, and signal connections between device 22, flex capacitor circuit 10, and circuit board 24, as described above. Folder portions 44 of the flex capacitor circuit 10 wrap around the upper surface of the device 22 and capacitors 42 may be mounted on folded portions 44. Folded portions 44 may include mounting pads (not shown) for mounting capacitors 42. The connections of capacitors 42 to device 22 may also be ported in a fashion normal to standard die packaging procedures to insulate the connections. As shown in FIGS. 3A-3B, flex capacitor circuit 10 may be incorporated with device 22 as a packaged die (e.g., a CSP). Flex capacitor circuit 10 may be easily employed in the manufacture of a packaged die, incorporating capacitance into a monolithic package. Surface mount capacitors 42 can be added to the package, as shown in FIGS. 3A-3B, to increase capacitance as desired. As an example, memory DIMMs utilizing inverted packages such as those shown here can take advantage of this packaging technology to meet overall package outline requirements with larger die sizes.


With reference to FIGS. 4A-4B, shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42 and a slug 46 for transferring heat. As above, additional capacitors 42 are mounted on the folded portions 44 of flex capacitor circuit 10. In the embodiment shown, a slug 46 is also mounted on the package. The slug 46 may be mounted, e.g., on large mounting pads (not shown) on folded portions 44. The surface of folded portions 44 facing device 22 could be plated for solder attachment and multiple vias used to transfer heat to the slug 46 mounted on the outer surface of folded portions 44. Alternatively, a cutout or cutout window in folded portions 44 could be provided to mount slug 46 directly to device 22. Slug 46 may be metal or other heat-conductive material. Slug 46 may interface to a heat sink (not shown) mounted on top of slug 46 or may itself be a heat sink.


With reference now to FIG. 5, shown is an embodiment of a flex capacitor circuit 10 that may be used in embodiments of an apparatus for adding capacitance while conserving circuit board surface area. Exemplary flex circuits are shown in the '992 patent discussed above and are known to those skilled in the art. Off-the-shelf flex circuits may be used. As shown, the flex capacitor circuit 10 includes mounting pads 50. The mounting pads 50 provide connections from connective contacts 26, 28 to the vias 30, 32 discussed above. In flex capacitor circuit 10, the power plane layers generally will not have traces, as these are not needed for the capacitance function.


As discussed above, flex capacitor circuit 10 includes power plane layers separated by dielectric layers. The power plane layers may be metal layers that are solid planes with the exception of holes for vias 30, 32. The number of layers may depend on numerous factors including the capacitance desired, engineering and size constraints, and other design choices. For example, flex capacitor circuit 10 in FIG. 1 includes six power plane layers. Generally, flex capacitor circuit 10 will have two or more power plane layers.


In certain embodiments, as discussed above, flex capacitor circuit 10 is folded. Increasing the number of layers of flex capacitor circuit 10 may increase the difficulty of folding flex capacitor circuit 10. There are techniques available for folding multiple-layered flex circuits. For example, flex capacitor circuit 10 may be thinned in the regions where it is folded. This may be done by removing layers or thinning the existing layers in the folding region. If necessary, additional layers may be added, or the layers thickened, in the portions of flex capacitor circuit 10 that extend beyond the folding region. Another technique for folding flex capacitor circuit 10 involves folding only some portion of the layers. For example, if flex capacitor circuit 10 included six layers, only two of the layers may extend beyond and be folded over device 22.


With reference now to FIG. 6, shown is a method 60 for adding capacitance while conserving circuit board surface area. Method 60 includes obtaining a flex capacitor circuit 10, block 62, such as described above with reference to FIGS. 1-5. The obtaining step may comprise fabricating a flex capacitor circuit 10 with the characteristics described above. A device 22 may be mounted on the flex capacitor circuit 10. This mounting may include an adhesive, or other bonding material, being disposed on selected areas of an upper surface of the flex capacitor circuit 10, block 64, and device 22, such as a CSP, being placed on the upper surface of the flex capacitor circuit 10, block 66, creating an adhesive contact between device 22 and flex capacitor circuit 10 and an electrical interconnection between device 22 and flex capacitor circuit 10 through contacts 26 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30, 32. If flex capacitor circuit 10 includes an extended portion, the extended portion may be wrapped or folded around device 22, block 68. The folded portion may be left exposed as fins 40 or folded completely over device 22 as discussed above. If folded over device 22, adhesive or other bonding material, may be disposed on an upper surface of device 22, block 70, and the folded portions 44 placed on the upper surface of device 22, block 72, creating an adhesive contact between the upper surface of device 22 and folded portions 44. One or more additional capacitors 42 may be mounted on the folded portions 44, block 74. Likewise, a slug or heat sink may be mounted on the folded portions 44, block 76.


The entire package of device 22 and flex capacitor circuit 10 may be mounted on a circuit board 24. For example, adhesive, or other bonding material, may be disposed on the circuit board 24, block 78, and the package placed on the circuit board 24, block 80, creating an adhesive contact between flex capacitor circuit 10 and the circuit board 24 and an electrical interconnection between device 22 and circuit board 24 through flex capacitor circuit 10 (i.e., through contacts 26, 28 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30, 32).


The terms and descriptions used herein are set forth by way of illustration only and are not meant as limitations. Those skilled in the art will recognize that many variations are possible within the spirit and scope of the invention as defined in the following claims, and their equivalents, in which all terms are to be understood in their broadest possible sense unless otherwise indicated.

Claims
  • 1. An apparatus for adding capacitance while conserving circuit board surface area, comprising: a flex capacitor circuit with an upper surface and a lower surface, wherein the flex capacitor circuit includes: a plurality of conductive layers, wherein each conductive layer is a solid plane except for openings for vias defined by the conductive layer;one or more dielectric layers, wherein the one or more dielectric layers separate the conductive layers, wherein the plurality of conductive layers and the one or more dielectric layers form first and second capacitor layers having a common conductive layer; anda plurality of vias extending through openings in the conductive layers, wherein the vias provide electrical connections to the conductive layers and electrical connections for communicating a signal through the flex capacitor circuit;an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the vias in the flex capacitor circuit;the flex capacitor circuit including a folded portion that folds around and encloses the IC device;a slug mounted on the folded portion of the flex capacitor circuit, wherein the slug dissipates heat from the IC device; andthe folded portion defines a cutout window and the slug is mounted to the IC device through the cutout window.
  • 2. An apparatus for adding capacitance while conserving circuit board surface area, comprising: a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers, wherein the flex capacitor circuit is configured to provide bypass capacitance, wherein the plurality of conductive layers and one or more dielectric layers form first and second capacitor layers having a common conductive layer; andan integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit, wherein the flex capacitor circuit adds capacitance to the IC device;the flexible capacitor circuit includes one or more heat dissipating slugs mounted on the flexible capacitor circuit in close proximity to the IC device; andthe flexible capacitor circuit defines a cutout window and the slug is mounted to the IC device through the cutout window.
  • 3. An apparatus for adding capacitance while conserving circuit board surface area, comprising: a flex capacitor circuit comprising: a plurality of conductive layers, wherein each conductive layer is a solid plane except for openings for vias defined by the conductive layer;one or more dielectric layers, wherein the one or more dielectric layers separate the conductive layers;a plurality of vias extending through openings in the conductive layers, wherein the vias provide electrical connections to the conductive layers and electrical connections for communicating a signal through the flex capacitor circuit;an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the vias in the flex capacitor circuit;a folded portion that encloses the IC device and that has a slug mounted thereto to dissipate heat from the IC device, wherein the folded portion defines a cutout window and the slug is mounted to the IC device through the cutout window.
US Referenced Citations (401)
Number Name Date Kind
3436604 Hyltin Apr 1969 A
3654394 Gordon Apr 1972 A
3704455 Scarbrough Nov 1972 A
3746934 Stein Jul 1973 A
3766439 Isaacson Oct 1973 A
3772776 Weisenburger Nov 1973 A
3983547 Almasi Sep 1976 A
4288841 Gogal Sep 1981 A
4398235 Lutz et al. Aug 1983 A
4406508 Sadigh-Behzadi Sep 1983 A
4437235 McIver Mar 1984 A
4466183 Burns Aug 1984 A
4513368 Houseman Apr 1985 A
4567543 Miniet Jan 1986 A
4587596 Bunnell May 1986 A
4645944 Uya Feb 1987 A
4656605 Clayton Apr 1987 A
4682207 Akasaki et al. Jul 1987 A
4696525 Coller et al. Sep 1987 A
4709300 Landis Nov 1987 A
4733461 Nakano Mar 1988 A
4758875 Fujisaki et al. Jul 1988 A
4763188 Johnson Aug 1988 A
4821007 Fields et al. Apr 1989 A
4823234 Konishi et al. Apr 1989 A
4833568 Berhold May 1989 A
4850892 Clayton et al. Jul 1989 A
4862249 Carlson Aug 1989 A
4884237 Mueller et al. Nov 1989 A
4891789 Quattrini et al. Jan 1990 A
4894706 Sato et al. Jan 1990 A
4911643 Perry et al. Mar 1990 A
4953060 Lauffer et al. Aug 1990 A
4956694 Eide Sep 1990 A
4972580 Nakamura Nov 1990 A
4982265 Watanabe et al. Jan 1991 A
4983533 Go Jan 1991 A
4985703 Kaneyama Jan 1991 A
5012323 Farnworth Apr 1991 A
5016138 Woodman May 1991 A
5025306 Johnson et al. Jun 1991 A
5034350 Marchisi Jul 1991 A
5041015 Travis Aug 1991 A
5050039 Edfors Sep 1991 A
5053853 Haj-Ali-Ahmadi et al. Oct 1991 A
5065277 Davidson Nov 1991 A
5081067 Shimizu et al. Jan 1992 A
5099393 Bentlage et al. Mar 1992 A
5104820 Go et al. Apr 1992 A
5117282 Salatino May 1992 A
5122862 Kajihara et al. Jun 1992 A
5138430 Gow et al. Aug 1992 A
5140405 King et al. Aug 1992 A
5159434 Kohno et al. Oct 1992 A
5159535 Desai et al. Oct 1992 A
5191404 Wu et al. Mar 1993 A
5198888 Sugano et al. Mar 1993 A
5198965 Curtis et al. Mar 1993 A
5208729 Cipolla et al. May 1993 A
5219794 Satoh et al. Jun 1993 A
5222014 Lin Jun 1993 A
5224023 Smith et al. Jun 1993 A
5229916 Frankeny et al. Jul 1993 A
5229917 Harris et al. Jul 1993 A
5239198 Lin et al. Aug 1993 A
5241454 Ameen et al. Aug 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5243133 Engle et al. Sep 1993 A
5247423 Lin et al. Sep 1993 A
5252857 Kane et al. Oct 1993 A
5253010 Oku et al. Oct 1993 A
5259770 Bates et al. Nov 1993 A
5261068 Gaskins et al. Nov 1993 A
5262927 Chia et al. Nov 1993 A
5268815 Cipolla et al. Dec 1993 A
5276418 Klosowiak et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281852 Normington Jan 1994 A
5289062 Wyland Feb 1994 A
5289346 Carey et al. Feb 1994 A
5311401 Gates et al. May 1994 A
5313096 Eide May 1994 A
5313097 Haj-Ali-Ahmadi et al. May 1994 A
5343075 Nishino Aug 1994 A
5345205 Kornrumpf Sep 1994 A
5347428 Carson et al. Sep 1994 A
5361228 Adachi et al. Nov 1994 A
5375041 McMahon Dec 1994 A
5377077 Burns Dec 1994 A
5386341 Olson et al. Jan 1995 A
5390844 Distefano et al. Feb 1995 A
5394010 Tazawa et al. Feb 1995 A
5394300 Yoshimura Feb 1995 A
5394303 Yamaji Feb 1995 A
5397916 Normington Mar 1995 A
5400003 Kledzik Mar 1995 A
5402006 O'Donley Mar 1995 A
5420751 Burns May 1995 A
5422435 Takiar et al. Jun 1995 A
5428190 Stopperan Jun 1995 A
5438224 Papageorge et al. Aug 1995 A
5446620 Burns et al. Aug 1995 A
5448511 Paurus et al. Sep 1995 A
5455740 Burns Oct 1995 A
5475920 Burns et al. Dec 1995 A
5477082 Buckley et al. Dec 1995 A
5484959 Burns Jan 1996 A
5491612 Nicewarner et al. Feb 1996 A
5499160 Burns Mar 1996 A
5502333 Bertin et al. Mar 1996 A
5514907 Moshayedi May 1996 A
5523619 McAllister et al. Jun 1996 A
5523695 Lin Jun 1996 A
5548091 DiStefano et al. Aug 1996 A
5552631 McCormick Sep 1996 A
5561591 Burns Oct 1996 A
5566051 Burns Oct 1996 A
5572065 Burns Nov 1996 A
5579207 Hayden et al. Nov 1996 A
5588205 Roane Dec 1996 A
5592364 Roane Jan 1997 A
5594275 Kwon et al. Jan 1997 A
5600541 Bone et al. Feb 1997 A
5612570 Eide et al. Mar 1997 A
5625221 Kim et al. Apr 1997 A
5631807 Griffin May 1997 A
5642055 Difrancesco Jun 1997 A
5644161 Burns Jul 1997 A
5646446 Nicewarner et al. Jul 1997 A
5654877 Burns Aug 1997 A
5657537 Saia et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5677566 King et al. Oct 1997 A
5677569 Choi et al. Oct 1997 A
5714802 Cloud et al. Feb 1998 A
5715144 Ameen et al. Feb 1998 A
5729894 Rostoker et al. Mar 1998 A
5744862 Ishii Apr 1998 A
5751553 Clayton May 1998 A
5754409 Smith May 1998 A
5764497 Mizumo Jun 1998 A
5776797 Nicewarner et al. Jul 1998 A
5778522 Burns Jul 1998 A
5778552 LeGuin Jul 1998 A
5783464 Burns Jul 1998 A
5789815 Tessier et al. Aug 1998 A
5801437 Burns Sep 1998 A
5801439 Fujisawa et al. Sep 1998 A
5804870 Burns Sep 1998 A
5805422 Otake et al. Sep 1998 A
5805424 Purinton Sep 1998 A
5811879 Akram Sep 1998 A
5835988 Ishii Nov 1998 A
5844168 Schueller et al. Dec 1998 A
5861666 Bellaar Jan 1999 A
5869353 Levy et al. Feb 1999 A
5899705 Akram May 1999 A
5917242 Ball Jun 1999 A
5917709 Johnson et al. Jun 1999 A
5925934 Lim Jul 1999 A
5926369 Ingraham et al. Jul 1999 A
5949657 Karabatsos Sep 1999 A
5953214 Dranchak et al. Sep 1999 A
5953215 Karabatsos Sep 1999 A
5959839 Gates Sep 1999 A
5963427 Bollesen Oct 1999 A
5973395 Suzuki et al. Oct 1999 A
5977640 Bertin et al. Nov 1999 A
5995370 Nakamori Nov 1999 A
6002167 Hatano et al. Dec 1999 A
6002589 Perino et al. Dec 1999 A
6013948 Akram et al. Jan 2000 A
6014316 Eide Jan 2000 A
6021048 Smith Feb 2000 A
6025642 Burns Feb 2000 A
6028352 Eide Feb 2000 A
6028358 Suzuki Feb 2000 A
6028365 Akram et al. Feb 2000 A
6030856 DiStefano et al. Feb 2000 A
6034878 Osaka et al. Mar 2000 A
6040624 Chambers et al. Mar 2000 A
6072233 Corisis et al. Jun 2000 A
6080264 Ball Jun 2000 A
6084293 Ohuchi Jul 2000 A
6084294 Tomita Jul 2000 A
6084778 Malhi Jul 2000 A
6091145 Clayton Jul 2000 A
6097087 Farnworth et al. Aug 2000 A
6104089 Akram Aug 2000 A
6121676 Solberg Sep 2000 A
RE36916 Moshayedi Oct 2000 E
6133640 Leedy Oct 2000 A
6137164 Yew et al. Oct 2000 A
6157541 Hacke Dec 2000 A
6166443 Inaba et al. Dec 2000 A
6172418 Iwase Jan 2001 B1
6172874 Bartilson Jan 2001 B1
6180881 Isaak Jan 2001 B1
6187652 Chou et al. Feb 2001 B1
6205654 Burns Mar 2001 B1
6208571 Ikeda Mar 2001 B1
6214641 Akram Apr 2001 B1
6222737 Ross Apr 2001 B1
6222739 Bhakta et al. Apr 2001 B1
6225688 Kim et al. May 2001 B1
6232659 Clayton May 2001 B1
6233650 Johnson et al. May 2001 B1
6234820 Perino et al. May 2001 B1
6239496 Asada May 2001 B1
6262476 Vidal Jul 2001 B1
6262895 Forthun Jul 2001 B1
6265660 Tandy Jul 2001 B1
6265766 Moden Jul 2001 B1
6266252 Karabatsos Jul 2001 B1
6268649 Corisis et al. Jul 2001 B1
6281577 Oppermann et al. Aug 2001 B1
6288924 Sugano et al. Sep 2001 B1
6294406 Bertin et al. Sep 2001 B1
6300163 Akram Oct 2001 B1
6300679 Mukerji et al. Oct 2001 B1
6303981 Moden Oct 2001 B1
6303997 Lee Oct 2001 B1
6310392 Burns Oct 2001 B1
6313522 Akram et al. Nov 2001 B1
6313998 Kledzik Nov 2001 B1
6316825 Park et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323060 Isaak Nov 2001 B1
6329708 Komiyama Dec 2001 B1
6329713 Farquhar et al. Dec 2001 B1
6336262 Dalal et al. Jan 2002 B1
6339254 Venkateshwaran et al. Jan 2002 B1
6351029 Isaak Feb 2002 B1
6360433 Ross Mar 2002 B1
6368896 Farnworth et al. Apr 2002 B2
6376769 Chung Apr 2002 B1
6388207 Figueroa et al. May 2002 B1
6388333 Taniguchi et al. May 2002 B1
6392162 Karabatsos May 2002 B1
6392953 Yamada et al. May 2002 B2
6404043 Isaak Jun 2002 B1
6404049 Shibamoto et al. Jun 2002 B1
6410857 Gonya Jun 2002 B1
6414384 Lo et al. Jul 2002 B1
6426240 Isaak Jul 2002 B2
6426549 Isaak Jul 2002 B1
6428360 Hassanzadeh Aug 2002 B2
6433418 Fujisawa et al. Aug 2002 B1
6437990 Degani et al. Aug 2002 B1
6444490 Bertin et al. Sep 2002 B2
6444921 Wang et al. Sep 2002 B1
6446158 Karabatsos Sep 2002 B1
6449159 Haba Sep 2002 B1
6452826 Kim et al. Sep 2002 B1
6462408 Wehrly, Jr. Oct 2002 B1
6462412 Kamei et al. Oct 2002 B2
6462421 Hsu et al. Oct 2002 B1
6465877 Farnworth et al. Oct 2002 B1
6465893 Khandros et al. Oct 2002 B1
6472735 Isaak Oct 2002 B2
6473308 Forthun Oct 2002 B2
6486544 Hashimoto Nov 2002 B1
6489178 Coyle et al. Dec 2002 B2
6489687 Hashimoto Dec 2002 B1
6492718 Ohmori Dec 2002 B2
6504104 Hacke et al. Jan 2003 B2
6509639 Lin Jan 2003 B1
6514793 Isaak Feb 2003 B2
6514794 Haba et al. Feb 2003 B2
6521530 Peters et al. Feb 2003 B2
6522018 Tay et al. Feb 2003 B1
6522022 Murayama Feb 2003 B2
6525413 Cloud et al. Feb 2003 B1
6528870 Fukatsu et al. Mar 2003 B2
6531337 Akram et al. Mar 2003 B1
6531338 Akram et al. Mar 2003 B2
6532162 Schoenborn Mar 2003 B2
6552910 Moon et al. Apr 2003 B1
6560117 Moon May 2003 B2
6563217 Corisis et al. May 2003 B2
6572387 Burns et al. Jun 2003 B2
6573593 Syri et al. Jun 2003 B1
6576992 Cady et al. Jun 2003 B1
6583502 Lee et al. Jun 2003 B2
6590282 Wang et al. Jul 2003 B1
6600222 Levardo Jul 2003 B1
6603198 Akram et al. Aug 2003 B2
6608763 Burns et al. Aug 2003 B1
6614664 Lee Sep 2003 B2
6620651 He et al. Sep 2003 B2
6627984 Bruce et al. Sep 2003 B2
6646335 Emoto Nov 2003 B2
6646936 Hamamatsu Nov 2003 B2
6650588 Yamagata Nov 2003 B2
6657134 Spielberger et al. Dec 2003 B2
6660561 Forthun Dec 2003 B2
6661092 Shibata et al. Dec 2003 B2
6673651 Ohuchi et al. Jan 2004 B2
6674644 Schulz Jan 2004 B2
6677670 Kondo Jan 2004 B2
6683377 Shim et al. Jan 2004 B1
6686656 Koh et al. Feb 2004 B1
6690584 Uzuka et al. Feb 2004 B2
6699730 Kim et al. Mar 2004 B2
6707684 Andric et al. Mar 2004 B1
6710437 Takahashi et al. Mar 2004 B2
6720652 Akram et al. Apr 2004 B2
6721226 Woo et al. Apr 2004 B2
6726346 Shoji Apr 2004 B2
6737742 Sweterlitsch May 2004 B2
6737891 Karabatsos May 2004 B2
6740981 Hosomi May 2004 B2
6746894 Fee et al. Jun 2004 B2
6756661 Tsuneda et al. Jun 2004 B2
6759737 Seo et al. Jul 2004 B2
6760220 Canter et al. Jul 2004 B2
6765288 Damberg Jul 2004 B2
6768660 Kong et al. Jul 2004 B2
6774475 Blackshear et al. Aug 2004 B2
6777794 Nakajima Aug 2004 B2
6781240 Choi et al. Aug 2004 B2
6788560 Sugano et al. Sep 2004 B2
6798057 Bolkin et al. Sep 2004 B2
6812567 Kim et al. Nov 2004 B2
6815818 Moore et al. Nov 2004 B2
6826066 Kozaru Nov 2004 B2
6833984 Belgacem Dec 2004 B1
6838761 Karnezos Jan 2005 B2
6839266 Garrett et al. Jan 2005 B1
6841868 Akram et al. Jan 2005 B2
6849949 Lyu et al. Feb 2005 B1
6850414 Benisek et al. Feb 2005 B2
6853064 Bolken et al. Feb 2005 B2
6858910 Coyle et al. Feb 2005 B2
6869825 Chiu Mar 2005 B2
6873039 Beroz et al. Mar 2005 B2
6876074 Kim Apr 2005 B2
6878571 Isaak et al. Apr 2005 B2
6884653 Larson Apr 2005 B2
6893897 Sweterlitsch May 2005 B2
6897565 Pflughaupt et al. May 2005 B2
6906416 Karnezos Jun 2005 B2
6908792 Bruce et al. Jun 2005 B2
6910268 Miller Jun 2005 B2
6913949 Pflughaupt et al. Jul 2005 B2
6914324 Rapport et al. Jul 2005 B2
6919626 Burns Jul 2005 B2
6927471 Salmon Aug 2005 B2
6940158 Haba et al. Sep 2005 B2
6940729 Cady et al. Sep 2005 B2
6943454 Gulachenski et al. Sep 2005 B1
6956883 Kamoto Oct 2005 B2
6970362 Chakravorty Nov 2005 B1
6972481 Karnezos Dec 2005 B2
6977440 Pflughaupt et al. Dec 2005 B2
6978538 DiStefano et al. Dec 2005 B2
6989285 Ball Jan 2006 B2
7011981 Kim et al. Mar 2006 B2
7023701 Stocken et al. Apr 2006 B2
7053485 Bang et al. May 2006 B2
7053486 Shizuno May 2006 B2
7057278 Naka et al. Jun 2006 B2
7061088 Karnezos Jun 2006 B2
7061121 Haba Jun 2006 B2
7061122 Kim et al. Jun 2006 B2
7064426 Karnezos Jun 2006 B2
7071547 Kang et al. Jul 2006 B2
7078793 Ruckerbauer et al. Jul 2006 B2
7102221 Miyamoto et al. Sep 2006 B2
7109576 Bolken et al. Sep 2006 B2
7115982 Moxham Oct 2006 B2
7115986 Moon et al. Oct 2006 B2
7120031 Chakravorty et al. Oct 2006 B2
7129571 Kang Oct 2006 B2
7149095 Warner et al. Dec 2006 B2
7161237 Lee Jan 2007 B2
20010013423 Dalal et al. Aug 2001 A1
20010040793 Inaba Nov 2001 A1
20020006032 Karabatsos Jan 2002 A1
20020094603 Isaak Jul 2002 A1
20020180022 Emoto Dec 2002 A1
20020196612 Gall et al. Dec 2002 A1
20030064548 Isaak Apr 2003 A1
20030090879 Doblar et al. May 2003 A1
20030116835 Miyamoto et al. Jun 2003 A1
20030159278 Peddle Aug 2003 A1
20040075991 Haba et al. Apr 2004 A1
20040109398 Wu et al. Jun 2004 A1
20040115866 Bang et al. Jun 2004 A1
20040150107 Cha et al. Aug 2004 A1
20040157749 Ely et al. Aug 2004 A1
20040170006 Sylvester et al. Sep 2004 A9
20040217461 Damberg Nov 2004 A1
20040217471 Haba Nov 2004 A1
20040245617 Damberg et al. Dec 2004 A1
20040267409 De Lorenzo et al. Dec 2004 A1
20050018495 Bhakta et al. Jan 2005 A1
20050035440 Mohammed Feb 2005 A1
20050040508 Lee Feb 2005 A1
20050108468 Hazelzet et al. May 2005 A1
20050133897 Baek et al. Jun 2005 A1
Related Publications (1)
Number Date Country
20070103877 A1 May 2007 US