The semiconductor integrated circuit (IC) industry has experienced rapid growth. Over the course of this growth, functional density of the devices has generally increased by the device feature size or geometry has decreased. This scaling down process generally provides benefits by increasing production efficiency, lowering costs, and/or improving performance. Such scaling down has also increased the complexities of processing and manufacturing ICs and, for these advances to be realized similar developments in IC fabrication are needed.
Likewise, the demand for increased performance and shrinking geometry from ICs has brought the introduction of multi-gate devices. These multi-gate devices include multi-gate fin-type field effect transistors, also referred to as finFET devices, so called because the channel is formed on a “fin” that extends from the substrate. FinFET devices may allow for shrinking the gate width of device while providing a gate on the sides and/or top of the fin including the channel region.
As semiconductor devices, such as a metal-oxide-semiconductor field-effect transistors (MOSFETs), are scaled down through various technology nodes, strained source/drain features (e.g., stressor regions) have been implemented to enhance carrier mobility and improve device performance. Stress distorts or strains the semiconductor crystal lattice, which affects the band alignment and charge transport properties of the semiconductor. By controlling the magnitude and distribution of stress in a finished device, manufacturers can increase carrier mobility and improve device performance.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity. Additionally, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments. It is understood that those skilled in the art will be able to devise various equivalents that, although not specifically described herein that embody the principles of the present disclosure.
It is also noted that the present disclosure presents embodiments in the form of multi-gate transistors or fin-type multi-gate transistors referred to herein as finFET devices. Such a device may include a p-type metal oxide semiconductor finFET device or an n-type metal-oxide-semiconductor (NMOS) finFET device. The finFET device may be a dual-gate device, tri-gate device, and/or other configuration. FinFET devices may be included in an IC such as a microprocessor, memory device, and/or other IC. One of ordinary skill may recognize other embodiments of semiconductor devices that may benefit from aspects of the present disclosure.
As described above, strained source/drain features (e.g., stressor regions) have been implemented to enhance carrier mobility and improve device performance. Stress distorts or strains the semiconductor crystal lattice, which affects the band alignment and charge transport properties of the semiconductor. By controlling the magnitude and distribution of stress in a finished device, manufacturers can increase carrier mobility and improve device performance. Dislocations in the source and drain regions strain the semiconductor crystalline lattice of the transistor regions. As a result, dislocations can be formed to improve carrier mobility and to improve device performance. The finFET devices have three-dimensional (3D) gate dielectric layer and use multiple fins to form source and drain regions. There are unique challenges in forming dislocations in the source and drain regions of finFET devices, which do not occur for planar devices.
Illustrated in
Each of the plurality of fins 104 include a source region 110S and a drain region 110D, where source or drain features are formed in, on, and/or surrounding the fin 104. A channel region 112 of the fin 104 underlies the gate structure 108. The channel region 112 of fin 104 has a length (gate length) L, and a width (gate width) W, as shown in
The substrate 102 may be a silicon substrate. Alternatively, the substrate 102 may comprise another elementary semiconductor, such as germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In an embodiment, the substrate 102 is a semiconductor on insulator (SOI).
The isolation structures 106 is made of a dielectric material and may be formed of silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), a low-k dielectric material, and/or other suitable insulating material. The isolation structures 106 may be shallow trench isolation (STI) features. In an embodiment, the isolation structures are STI features and are formed by etching trenches in the substrate 102. The trenches may then be filled with isolating material, followed by a chemical mechanical polish (CMP). Other fabrication techniques for the isolation structures 106 and/or the fin structure 104 are possible. The isolation structures 106 may include a multi-layer structure, for example, having one or more liner layers. The level 118 of top surfaces and the level 119 of bottom surfaces of isolation structures 106 are labeled in
The fins 104 may provide an active region where one or more devices are formed. In an embodiment, a channel region (112) of a transistor device is formed in the fin 104. The fins 104 may comprise silicon or another elementary semiconductor, such as germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. The fins 104 may be fabricated using suitable processes including photolithography and etch processes in a semiconductor layer 103, which is made of the same material as fins 104. Actually, fins 104 are formed by etching the semiconductor layer 103. In some embodiments, the semiconductor layer 103 is part of substrate 102. The photolithography process may include forming a photoresist layer (resist) overlying the substrate (e.g., on a silicon layer), exposing the resist to a pattern, performing post-exposure bake processes, and developing the resist to form a masking element including the resist. The masking element may then be used to protect regions of the substrate while an etch process forms a recesses into isolation structures 106, leaving protruding fins. The recesses may be etched using reactive ion etch (RIE) and/or other suitable processes. Numerous other embodiments of methods to form the fins 104 on the substrate 102 may be suitable.
The gate structure 108 may include a gate dielectric layer 115, a gate electrode layer 117, and/or one or more additional layers. In an embodiment, the gate structure 108 is a sacrificial gate structure such as formed in a replacement gate process used to form a metal gate structure. In an embodiment, the gate structure 108 includes polysilicon layer (as the gate electrode layer 117).
The gate dielectric layer 115 of the gate structure 108 may include silicon dioxide. The silicon oxide may be formed by suitable oxidation and/or deposition methods. Alternatively, the gate dielectric layer of the gate structure 108 may include a high-k dielectric layer such as hafnium oxide (HfO2). Alternatively, the high-k dielectric layer may optionally include other high-k dielectrics, such as TiO2, HfZrO, Ta2O3, HfSiO4, ZrO2, ZrSiO2, combinations thereof, or other suitable material. The high-k dielectric layer may be formed by atomic layer deposition (ALD) and/or other suitable methods.
In an embodiment, the gate structure 108 may be a metal gate structure. The metal gate structure may include interfacial layer(s), gate dielectric layer(s), work function layer(s), fill metal layer(s) and/or other suitable materials for a metal gate structure. In other embodiments, the metal gate structure 108 may further include capping layers etch stop layer, and/or other suitable materials. The interfacial layer may include a dielectric material such as silicon oxide layer (SiO2) or silicon oxynitride (SiON). The interfacial dielectric layer may be formed by chemical oxidation, thermal oxidation, atomic layer deposition (ALD), chemical vapor deposition (CVD), and/or other suitable formation process.
Exemplary p-type work function metals that may be included in the gate structure 108 include TiN, TaN, Ru, Mo, Al, WN, ZrSi2, MoSi2, TaSi2, NiSi2, WN, other suitable p-type work function materials, or combinations thereof. Exemplary n-type work function metals that may be included in the gate structure 108 include Ti, Ag, TaAl, TaAlC, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof. A work function value is associated with the material composition of the work function layer, and thus, the material of the first work function layer is chosen to tune its work function value so that a desired threshold voltage Vt is achieved in the device that is to be formed in the respective region. The work function layer(s) may be deposited by CVD, physical vapor deposition (PVD), and/or other suitable process. The fill metal layer may include Al, W, or Cu and/or other suitable materials. The fill metal may be formed by CVD, PVD, plating, and/or other suitable processes. The fill metal may be deposited over the work function metal layer(s), and thereby filling in the remaining portion of the trenches or openings formed by the removal of the dummy gate structure.
The semiconductor device structure 100 described above include fins 104 and gate structure 108. The semiconductor device structure 100 needs additional processing to form various features, such as lightly-doped-drain (LDD) regions and doped source/drain regions, of the transistor utilizing structure 100. LDD regions are next to channel regions and are under spacers. The term LDD regions are used to describe lightly doped regions next to both source and drain regions.
Transistor region 150 also includes a channel region 112, which is part of fin 104 and is surrounded by gate structure 108 on 3 sides, as shown in
Process flow 200 begins at an operation 201 during which a substrate with fins and gate structures, such as the one shown in
Process flow 200 continues to operation 205 in which a pre-amorphous implantation (PAI) process is performed on the substrate. The process flow 200 then continues to operation 206 in which a stress film is deposited on the substrate. Afterwards, an anneal process is performed on the substrate at operation 208. Dislocations are formed during the anneal process. As mentioned above, strained source/drain features (e.g., stressor regions) could been implemented to enhance carrier mobility and improve device performance. Details of the formation of dislocations will be described below. The stress film is removed at operation 210, if applicable. At operation 212, an epitaxial growth is performed on the substrate to form the source and drain regions. In some embodiment, operations 206 and 208 are not needed and the stress film is not deposited.
Main spacer layer has a thickness in a range from about 5 nm to about 10 nm, in some embodiments. Main spacer layer 125 is made of a dielectric material, such as silicon oxynitride (SiON), silicon nitride (SiN), or carbon-doped silicon nitride (SiCN). SiCN has relative low etch rate against etchants, such as H3PO4 and HF, in comparison to SiN or SiON. In some embodiments, the deposition process is a plasma-enhanced chemical vapor deposition (PECVD) process. Other applicable deposition process may also be used. In some embodiments, each of spacers 111 has a width in a range from about 5 nm to about 10 nm.
After spacers 111 are formed, the source and drain regions of n-type devices are recessed by etching at operation 203. One or more etching processes may be used to recess the source and drain regions. The etching process(es) may include a dry process(es), such as a plasma etching process, a wet etching process(es), or a combination of both. In some embodiments, a wet etch is used to form the recesses. For example, an etchant such as carbon tetrafluoride (CF4), HF, tetramethylammonium hydroxide (TMAH), or combinations of thereof, or the like may be used to perform the wet etch and form the recesses. In some embodiments, a layer of SiN of about 50 angstroms thickness may be formed for recess proximity control.
Prior to recessing the source and drain regions of n-type devices, a photolithography process could be used to cover other regions, such as P-type device regions, on substrate 102, with photoresist to prevent etching. As a result, a resist removal process is needed after the etching process and before the next operation. Additional cleaning process could be used to ensure no residual resist remains on the substrate.
After the source and drain regions of n-type devices are recessed, the dielectric material in the isolation structures 106 neighboring the recessed source and drain regions is removed by etching to expose the semiconductor layer 103 below and surrounding the isolation structures 106. In some embodiment, the etching process is a plasma (dry) etching process. A photoresist patterning process is involved prior to the etching of the dielectric material in the isolation structures 106. The patterned photoresist layer protects regions not targeted for the removal of the dielectric material, such as P-type device regions and STI structures not neighboring source and drain regions for n-type devices. By removing isolation dielectric material in the isolation structures 106 (or removing isolation structures 106), there is additional areas for subsequent formation of dislocations in the source and drain regions, which would be described below. A resist removal process is needed after the etching process and before the next operation. Additional cleaning process could be used to ensure no residual resist remains on the substrate.
Referring to
In some embodiments, the amorphized depth 234 is controlled by the thickness of the gate spacers 111, because the gate spacers 111 serve to concentrate the PAI process 230 implantation energy away from the center line 226 of the gate structure 108, thereby allowing for a deeper amorphized depth 234. In addition, the amorphized depth 234 is controlled by parameters of the PAI process 230, such as implant energy, implant species, and implant dosage, etc. The PAI process 230 implants the substrate semiconductor layer 103 with silicon (Si) or germanium (Ge), in accordance with some embodiments. In some embodiments, other implant species heavier than Si are used. For example, in some embodiments, the PAI process 230 utilizes other implant species, such as Ar, Xe, As, P, In, other suitable implant species, or combinations thereof. In some embodiments, the PAI process 230 implants species at an implant energy in a range from about 20 KeV to about 40 KeV. In some embodiments, the PAI process 230 implants species at a dosage ranging in a range from about 7×1014 atoms/cm2 to about 1.5×1015 atoms/cm2, depending on the implantation temperature. Lower implantation temperature enhances implant amorphization efficiency. In some embodiments, the implant temperature is in a range from about −100° C. to about 25° C. (or room temperature).
In some embodiments, a patterned photoresist layer is utilized to define where the amorphized region 232 is formed and protect other regions over substrate 102 from implantation damage. For example, the PMOS (p-type MOS) regions are protected. In addition, the patterned photoresist layer exposes the source/drain regions of n-type metal-oxide-semiconductor field effect transistor (NMOSFET) regions, such that the source/drain regions are exposed to the PAI process 230 (forming amorphized region 232). Alternatively, a patterned hard mask layer, such as a SiN or SiON layer, is utilized to define the amorphized region. In some embodiments, the patterned photoresist layer or the patterned hard mask layer is part of the current manufacturing process, for example lightly-doped drains (LDD) or source/drain formation, thereby minimizing cost as no additional photoresist layer or hard mask is required for the PAI process 230. After the PAI process is performed, the photoresist over substrate 102 is removed.
The process flow 200 then continues to an optional operation 206 in which a stress film is deposited on the substrate. Referring to
Afterwards, an anneal process is performed on the substrate at operation 208. Still referring to
In some embodiments, carbon is doped into a silicon film to create a SiC stressor, which is compressive and applies a tensile strain to the n-type metal-oxide-semiconductor (NMOS) transistor channel region due to the small size of carbon (C) in comparison to silicon (Si). In addition, in some embodiments, the compressive film stress in the stressor regions assists the initiation of pinchoff. In some embodiments, P is doped to lower the resistance of the source and drain regions. Carbon could be added to impede the out-diffusion of P.
In some embodiments, the annealing process 250 is a microwave annealing (MWA) process, a rapid thermal annealing (RTA) process, a millisecond thermal annealing (MSA) process (for example, a millisecond laser thermal annealing process), or a micro-second thermal annealing (μSA) process. In some embodiments, the annealing process includes a pre-heat operation which minimizes or even eliminates end of range (EOR) defects, which are the remained defects at the amorphous/crystalline interface. The pre-heat operation is performed at a temperature from about 200° C. to about 700° C., in accordance with some embodiments. The pre-heat operation is performed in a range from about 10 seconds to about 10 minutes, in some embodiments.
For advanced device manufacturing that prohibits high temperature processing at this process operation, a MWA process may be used for the main anneal. MWA process can be tuned to locally increase temperature of a particular structure, layer, or region, such as amorphized regions 232, to a much higher value than the substrate or other surrounding structures, layers, or regions. For example, the amorphized regions 232 have dopants and crystalline structures that are different from the surrounding semiconductor layer 103 and substrate 102. As a result, the amorphized region 232 could be heated up to a higher temperature than semiconductor layer 103 and substrate 102 by microwave. The local higher temperature may be caused by electronic polarization and/or interfacial polarization mechanism under microwave. The local temperature of the targeted layer is higher than the substrate. In some embodiments, the temperature difference is in a range from about 200° C. to about 500° C. As a result, the temperature (measured on the substrate) of the MWA can be set at a lower value. In some embodiments, the MWA process is in a range from about 400° C. to about 600° C. In some embodiments, the substrate temperature is in a range from about 300° C. to about 500° C. during the 1st period with the electronic polarization mechanism. In some embodiments, the substrate temperature is in a range from about 500° C. to about 600° C. during the 2nd period with the interfacial polarization mechanism. The duration of the MWA process is in a range from about 1 min to about 3 minutes, in some embodiments. If MWA process is used, the temperature of the pre-heat operation is maintained to be in a range that meets the requirement of the manufacturing process.
Alternatively, there are other types of annealing processes. In some embodiments, the main anneal of the annealing process 250 is performed at a temperature in a range from about 800° C. to about 1,400° C. Depending on the type of annealing process and the temperature utilized, the main anneal of the annealing process 250 is performed for a duration in a range from about 1 millisecond to about 5 hours, in some embodiments. For example, the pre-heat operation is at a temperature of about 550° C. for about 180 seconds. If the annealing process 250 is a RTA process, in some embodiments, the main anneal temperature is equal to or greater than about 950° C. and is performed for a duration in a range from about 0.5 second to about 5 seconds, in some embodiments. If the annealing process 250 is a MSA process, in some embodiments, the main anneal temperature is up to a Si melting point of about 1,400° C. and is performed for a few milliseconds or less, for example for about 0.8 milliseconds to about 100 milliseconds.
During the annealing process 250, as the stressor regions 252 recrystallize, dislocations 260 are formed in the stressor regions 252. As described above,
The dislocations 260 start formation at pinchoff points 262. In some embodiments, the pinchoff points 262 are formed in the stressor regions 252 at depths HD in a range from about 10 nm to about 30 nm, with the depths HD being measured from the bottom surface 119 of isolation structure 106. The pinchoff points 262 have a horizontal buffer 264 and a vertical buffer 266. The horizontal buffer 264 and the vertical buffer 266 are measured from the boundaries of amorphized regions 232 and are marked by dotted lines in
After the annealing process 250, the stress film 240 is removed at operation 210, as described above for
Afterwards, a silicon-containing epitaxial structure 285 is formed in each of the recesses 127, as shown in
In some embodiments, the surfaces 286 of the silicon-containing epitaxial structure 285 are concave and are at about the same level with or higher the surface 128 of semiconductor layer 103 and the gate structure 108. Surfaces 286 are concave due to difference in growth rate between [100] and [111] crystalline orientations. In some embodiments, the surface 286 has a height of up to about 30 nm above the substrate surface 223. Since the silicon-containing epitaxial structures 285 are also epitaxial, the dislocations 260 continue in structures 285, as shown in
In some embodiments, the silicon-containing epitaxial material is formed by chemical vapor deposition (CVD), e.g., low pressure CVD (LPCVD), atomic layer CVD (ALCVD), ultrahigh vacuum CVD (UHVCVD), reduced pressure CVD (RPCVD), any suitable CVD, molecular beam epitaxy (MBE) process, any suitable epitaxial process; or any combinations thereof. In some embodiments, the deposition of the silicon-containing epitaxial material has a deposition temperature of about 750° C. or less. In other embodiments, the etching temperature ranges from about 500° C. to about 750° C. In some embodiments, the pressure of the deposition process ranges from about 50 Torr to about 600 Torr.
Alternatively, the silicon-containing epitaxial material is formed by performing a cyclic deposition and etch process to form a silicon-containing epitaxial material. Details of an exemplary process are described in U.S. patent application Ser. No. 13/029,378, entitled “Integrated Circuits and Fabrication Methods Thereof” and filed on Feb. 17, 2011. The above-mentioned application is incorporated herein by reference in their entirety.
Afterwards, substrate 102 undergoes further CMOS or MOS technology processing to form various features to complete forming the device structures and interconnect in device region 150. In an embodiment, the gate stack contains polysilicon in the final device. In another embodiment, a gate replacement process (or gate last process) is performed, where the gate electrode 117 is replaced with a metal gate. The metal gate includes liner layers, work function layers, conductive layers, metal gate layers, fill layers, other suitable layers, and/or combinations thereof. The various layers include any suitable material, such as aluminum, copper, tungsten, titanium, tantalum, tantalum aluminum, tantalum aluminum nitride, titanium nitride, tantalum nitride, nickel silicide, cobalt silicide, silver, TaC, TaSiN, TaCN, TiAl, TiAlN, WN, metal alloys, other suitable materials, and/or combinations thereof.
In some embodiments, subsequent processing further forms various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) over substrate 102, configured to connect the various features or structures. In some embodiments, the additional features provide electrical interconnection to the device. For example, a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines. In some embodiments, the various interconnection features implement various conductive materials including copper, tungsten, and/or silicide. In one example, a damascene and/or dual damascene process is used to form a copper related multilayer interconnection structure.
The mechanism for forming dislocations in the source and drain regions described above in
The process flow 200 of
Process flow 400 begins at an operation 401 during which a substrate with fins and gate structures, such as the one shown in
Process flow 400 continues to operation 405 in which an epitaxial growth is performed on the substrate to form the source and drain regions. The process flow then continues to operation 406 in which a pre-amorphous implantation (PAI) process is performed on the substrate. The process flow 200 then continues to an operation 407 in which a stress film is deposited on the substrate. Afterwards, an anneal process is performed on the substrate at operation 408. The stress film is removed at operation 410. Process flow 400 performs the epitaxial growth of the source and drain regions prior to performing the PAI process. As a result, the dislocations formed would be closer to the surface (128) of the semiconductor layer 103 than process flow 200. The locations of pinchoff points, such as 262, affect the tensile stress applied on to the fin channels.
Referring to
In some embodiments, the surface 286* of the silicon-containing epitaxial structure 285* is level with or higher than the surface 128 of semiconductor layer 103 and the gate structure 108. In some embodiments, the surface 286* has a height of up to about 30 nm above surface 108.
Referring to
The process flow 400 then continues to an optional operation 407 in which a stress film is deposited on the substrate. Referring to
Afterwards, an anneal process is performed on the substrate at operation 408. Referring to
As described above, the semiconductor layer 103 underneath is exposed for amorphization, by removing the dielectric material of the isolation structures 106. Similar to amorphized regions 232, the amorphized regions 232* are expanded in comparison to when the dielectric material of the isolation structures 106 are not removed. During the anneal process 250*, the expanded amorphized regions 232* increase the sizes of regions for starting dislocations 262*. In some embodiments, the dislocations 260* are formed in the [111] direction. In some embodiments, the [111] direction has an angle θ* in a range from about 45 to about 65 degrees, with the angle being measured with respect to [110], as shown in
The dislocations 260* start formation at pinchoff points 262*. In some embodiments, the pinchoff points 262* are formed in the stressor regions 252* at depths HD*in a range from about 5 nm to about 20 nm, the depths HD* being measured from the bottom surface 119 of isolation structure 106. Since PAI process 230* is performed after the silicon-containing epitaxial structures 285* are formed, the depths 234* of stressor regions 252* (or amorphized regions 232*) are lower than depth 234 of stressor regions 252 (or amorphized regions 232) of
The pinchoff points 262* have a horizontal buffer 264* and a vertical buffer 266*. The horizontal buffer 264* and the vertical buffer 266* are formed according to design specifications and are affected by the annealing process 250*. The pinchoff points 262* have a horizontal buffer 264* in a range from about 8 nm to about 38 nm and a vertical buffer 266* in a range from about 10 nm to about 40 nm, in some embodiments. In some embodiments, the pinchoff points 262* are formed such that the pinchoff points 262* are not disposed within the channel region.
After the annealing process 250*, the stress film 240* is removed at operation 410, as described above for
Afterwards, substrate 102 undergoes further CMOS or MOS technology processing to form various features to complete forming the device structures and interconnect of device region 150* in a manner similar to device region 150. The mechanism for forming dislocations in the source and drain regions described above in
Dislocations 260 or 260* described above strain source/drain regions (or forming stressor regions). They are formed in the source and regions to enhance carrier mobility and improve device performance. The finFET devices have three-dimensional (3D) gate dielectric layer and use multiple fins to form source and drain regions. The fins have limited crystalline regions for forming dislocation. By removing the dielectric material in the isolation structures 106 surrounding fins 104, the crystalline regions for forming dislocations are increased. As a result, dislocations in the stressor regions (or source and drain regions) can form consistently to produce targeted strain in the source and drain regions to improve carrier mobility and device performance for NMOS.
The embodiments of mechanisms for forming dislocations in the source and drain regions described above in
Embodiments of mechanisms for forming dislocations in source and drain regions of finFET devices are provided. The mechanisms involve recessing fins and removing the dielectric material in the isolation structures neighboring fins to increase epitaxial regions for dislocation formation. The mechanisms also involve performing a pre-amorphous implantation (PAI) process either before or after the epitaxial growth in the recessed source and drain regions. An anneal process after the PAI process enables consistent growth of the dislocations in the source and drain regions. The dislocations in the source and drain regions (or stressor regions) can form consistently to produce targeted strain in the source and drain regions to improve carrier mobility and device performance for NMOS devices.
In some embodiments, a semiconductor device is provided. The semiconductor device includes a substrate having a fin-type field-effect-transistor (finFET) region. The semiconductor device also includes two neighboring gate structures formed over two neighboring fin structures, and the two neighboring fin structures contain a crystalline silicon-containing material. Portions of the two neighboring fin structures protrude above neighboring isolation structures. The semiconductor device further includes source and drain regions for both of the two neighboring gate structures, and there are dislocations in the source and drain regions to strain the source and drain regions.
In some other embodiments, a semiconductor device is provided. The semiconductor device includes a substrate having a fin-type field-effect-transistor (finFET) region, and two neighboring gate structures formed over two neighboring fin structures. The two neighboring fin structures contain a crystalline silicon-containing material, and portions of the two neighboring fin structures protrude above neighboring isolation structures. The semiconductor device also includes source and drain regions for both of the two neighboring gate structures, and there are dislocations in the source and drain regions to strain the source and drain regions. The source and drain regions extends to neighbor the isolation structures between the two neighboring gate structures, and there is no isolation structures in the source and drain regions.
In yet some other embodiments, a method of forming a fin-type field-effect-transistor (finFET) device is provided. The method includes providing a substrate with a plurality of fins and a plurality of gate structures, and the plurality of gate structures are formed over the plurality of fins. There are isolation structures formed between the plurality of fins. The method also includes recessing exposed portions the plurality of fins and removing a dielectric material of the isolation structures, and performing a pre-amorphous implantation (PAI) process on portions of a semiconductor layer to amorphize the portions of the semiconductor layer. The method further includes performing an anneal process to recrystallize amorphized portions of the semiconductor layer, and growing an epitaxial silicon-containing material on the recrystallized portions of the semiconductor layer to form source and drain regions of the finFET device.
In yet another embodiment, a method of forming a fin-type field-effect-transistor (finFET) device is provided. The method includes providing a substrate with a plurality of fins and a gate structure, wherein the gate structure is formed over the plurality of fins, and wherein isolation structures are over the substrate between adjacent ones of the plurality of fins, and recessing exposed portions the plurality of fins and removing a dielectric material of the isolation structures between the plurality of fins to form exposed portions of the substrate. A pre-amorphous implantation (PAI) process is performed on portions of the exposed portions of the substrate to form amorphized portions, and an anneal process is performed to recrystallize the amorphized portions. The method includes growing an epitaxial silicon-containing material on the recrystallized portions to form source and drain regions of the finFET device.
In yet another embodiment, a method of forming a fin-type field-effect-transistor (finFET) device is provided. The method includes forming a first fin and a second fin extending from a substrate, an isolation structure being on the substrate between the first fin and the second fin, the first fin and the second fin protruding through the isolation structure, forming a gate structure over the first fin, the second fin, and the isolation structure, and recessing the first fin and the second fin on opposing sides of the gate structure. The method further includes removing the isolation structure between the first fin and the second fin along opposing sides of the gate structure, the removing exposing at least a portion of the substrate under the isolation structure, and forming an epitaxial region over remaining portions of the first fin, remaining portions of the second fin, and the portion of the substrate exposed by the removing.
In yet another embodiment, a method of forming a fin-type field-effect-transistor (finFET) device is provided. The method includes forming a first fin extending from a substrate and an isolation structure on opposing sides of the first fin, the first fin extending above the isolation structure, and forming a gate structure over the first fin, the gate structure extending over a portion of the isolation structure. The method further includes recessing the first fin on opposing sides of the gate structure, thereby exposing a first portion of the substrate, removing the isolation structure on opposing sides of the gate structure, thereby exposing a second portion of the substrate, amorphizing at least a portion of the first portion and the second portion of the substrate, thereby forming an amorphized region of the substrate. A semiconductor material is epitaxially grown over the first portion and the second portion of the substrate, and the amorphized region of the substrate recrystallized, thereby forming a recrystallized region.
It is understood that different embodiments disclosed herein offer different disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure. For example, the embodiments disclosed herein describe formation of a tensile stress in a fin region. However, other embodiments may include forming a compressive stress in fin region by providing the relevant stress layer (e.g., stress-transferring layer) overlying the fin region. Examples of compressive stress generating films may include metal nitride compositions.
This application is a divisional of U.S. patent application Ser. No. 14/222,401, filed on Mar. 21, 2014, entitled “Formation of Dislocations in Source and Drain Regions of FinFET Devices,” which application is hereby incorporated herein by reference in its entirety. The present application is related to U.S. application Ser. No. 13/912,903, entitled “Mechanisms for Doping Lightly Doped Drain (LDD) Regions of finFET Devices” and filed on Jun. 7, 2013, and U.S. application Ser. No. 13/829,770, entitled “Epitaxial Growth of Doped Film for Source and Drain Regions” and filed on Mar. 14, 2013. In addition, the present application is related to U.S. patent application Ser. No. 13/177,309, entitled “A Semiconductor Device with a Dislocation Structure and Method of Forming the Same” and filed on Jul. 6, 2011, and U.S. patent application Ser. No. 13/324,331, entitled “Mechanisms for Forming Stressor Regions in a Semiconductor Device” and filed on Dec. 13, 2011. Additionally, the present application is related to U.S. patent application Ser. No. 14/137,690, entitled “Mechanisms for FinFET Well Doping” and filed on Dec. 20, 2013. The above-mentioned applications are incorporate herein in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4701423 | Szluk | Oct 1987 | A |
5407847 | Hayden et al. | Apr 1995 | A |
5710450 | Chau et al. | Jan 1998 | A |
5877072 | Andideh et al. | Mar 1999 | A |
5908313 | Chau et al. | Jun 1999 | A |
6071762 | Wu et al. | Jun 2000 | A |
6137149 | Kodama | Oct 2000 | A |
6204233 | Smith et al. | Mar 2001 | B1 |
6232641 | Miyano et al. | May 2001 | B1 |
6238989 | Huang et al. | May 2001 | B1 |
6274894 | Wieczorek et al. | Aug 2001 | B1 |
6368927 | Lee | Apr 2002 | B1 |
7030012 | Divakaruni et al. | Apr 2006 | B2 |
7157374 | Waite et al. | Jan 2007 | B1 |
7195985 | Murthy et al. | Mar 2007 | B2 |
7652328 | Yamasaki et al. | Jan 2010 | B2 |
7772097 | Tomasini et al. | Aug 2010 | B2 |
7816217 | Lin et al. | Oct 2010 | B2 |
7910445 | Onoda | Mar 2011 | B2 |
7928427 | Chang | Apr 2011 | B1 |
8012840 | Ando | Sep 2011 | B2 |
8053273 | Kammler et al. | Nov 2011 | B2 |
8053344 | Fung et al. | Nov 2011 | B1 |
8207523 | Tsai et al. | Jun 2012 | B2 |
8211784 | Hong et al. | Jul 2012 | B2 |
8273610 | Or-Bach | Sep 2012 | B2 |
8357579 | Wong et al. | Jan 2013 | B2 |
8778767 | Huang et al. | Jul 2014 | B2 |
20010023108 | Miyano et al. | Sep 2001 | A1 |
20040110331 | Yeo et al. | Jun 2004 | A1 |
20050035408 | Wang et al. | Feb 2005 | A1 |
20050077570 | Nishinohara | Apr 2005 | A1 |
20050095799 | Wang et al. | May 2005 | A1 |
20050151203 | Cho et al. | Jul 2005 | A1 |
20050158931 | Chen et al. | Jul 2005 | A1 |
20050184311 | Murthy et al. | Aug 2005 | A1 |
20050224867 | Huang et al. | Oct 2005 | A1 |
20060084235 | Barr et al. | Apr 2006 | A1 |
20060088968 | Shin et al. | Apr 2006 | A1 |
20060115933 | Ye et al. | Jun 2006 | A1 |
20060131665 | Murthy et al. | Jun 2006 | A1 |
20060148151 | Murthy et al. | Jul 2006 | A1 |
20060166414 | Carlson et al. | Jul 2006 | A1 |
20060228842 | Zhang et al. | Oct 2006 | A1 |
20060234504 | Bauer et al. | Oct 2006 | A1 |
20060289902 | Ping et al. | Dec 2006 | A1 |
20070052041 | Sorada et al. | Mar 2007 | A1 |
20070093033 | Wang et al. | Apr 2007 | A1 |
20070096194 | Streck et al. | May 2007 | A1 |
20070148919 | Lin et al. | Jun 2007 | A1 |
20070200176 | Kammler et al. | Aug 2007 | A1 |
20070235802 | Chong et al. | Oct 2007 | A1 |
20070254461 | Wei et al. | Nov 2007 | A1 |
20070259501 | Xiong et al. | Nov 2007 | A1 |
20070287272 | Bauer et al. | Dec 2007 | A1 |
20080020591 | Balseanu et al. | Jan 2008 | A1 |
20080023752 | Chen et al. | Jan 2008 | A1 |
20080073667 | Lochtefeld | Mar 2008 | A1 |
20080085577 | Shih et al. | Apr 2008 | A1 |
20080157091 | Shin et al. | Jul 2008 | A1 |
20080224212 | Lee et al. | Sep 2008 | A1 |
20090001371 | Mowry et al. | Jan 2009 | A1 |
20090020820 | Baik et al. | Jan 2009 | A1 |
20090075029 | Thomas et al. | Mar 2009 | A1 |
20090079008 | Nandakumar et al. | Mar 2009 | A1 |
20090085125 | Kim et al. | Apr 2009 | A1 |
20090236633 | Chuang et al. | Sep 2009 | A1 |
20090267118 | Chakravarti et al. | Oct 2009 | A1 |
20100025779 | Kammler et al. | Feb 2010 | A1 |
20100148270 | Golonzka et al. | Jun 2010 | A1 |
20100193882 | Hoentschel et al. | Aug 2010 | A1 |
20100219475 | Kronholz et al. | Sep 2010 | A1 |
20100221883 | Kronholz et al. | Sep 2010 | A1 |
20100244107 | Kronholz et al. | Sep 2010 | A1 |
20100301350 | Tamura et al. | Dec 2010 | A1 |
20110027956 | Domenicucci et al. | Feb 2011 | A1 |
20110068403 | Hattendorf et al. | Mar 2011 | A1 |
20110095343 | Chan et al. | Apr 2011 | A1 |
20110117732 | Bauer | May 2011 | A1 |
20110124169 | Ye et al. | May 2011 | A1 |
20110127610 | Lee | Jun 2011 | A1 |
20110147828 | Murthy et al. | Jun 2011 | A1 |
20110212584 | Chakravarthi et al. | Sep 2011 | A9 |
20110212590 | Wu et al. | Sep 2011 | A1 |
20110223736 | Lin et al. | Sep 2011 | A1 |
20110266617 | Nakazawa et al. | Nov 2011 | A1 |
20110269287 | Tsai et al. | Nov 2011 | A1 |
20110303989 | Chuang et al. | Dec 2011 | A1 |
20110316044 | Chan et al. | Dec 2011 | A1 |
20120001228 | Chong et al. | Jan 2012 | A1 |
20120032275 | Haran et al. | Feb 2012 | A1 |
20120037994 | Saitoh | Feb 2012 | A1 |
20120056245 | Kang et al. | Mar 2012 | A1 |
20120070954 | Fung et al. | Mar 2012 | A1 |
20120104486 | Yin et al. | May 2012 | A1 |
20120104498 | Majumdar et al. | May 2012 | A1 |
20120126296 | Huang et al. | May 2012 | A1 |
20120181625 | Kwok et al. | Jul 2012 | A1 |
20120282718 | Lochtefeld | Nov 2012 | A1 |
20120295421 | Brabant et al. | Nov 2012 | A1 |
20130009216 | Tsai et al. | Jan 2013 | A1 |
20130017678 | Tsai et al. | Jan 2013 | A1 |
20130056795 | Wu et al. | Mar 2013 | A1 |
20130082304 | Liu et al. | Apr 2013 | A1 |
20130146949 | Tsai et al. | Jun 2013 | A1 |
20130157431 | Tsai et al. | Jun 2013 | A1 |
20130200455 | Lo | Aug 2013 | A1 |
20130228862 | Lee et al. | Sep 2013 | A1 |
20130280883 | Faul et al. | Oct 2013 | A1 |
20130307076 | Cheng et al. | Nov 2013 | A1 |
20130328126 | Tsai et al. | Dec 2013 | A1 |
20140087547 | Miyano et al. | Mar 2014 | A1 |
20140094023 | Lee et al. | Apr 2014 | A1 |
20140131812 | Wu et al. | May 2014 | A1 |
20140151766 | Eneman | Jun 2014 | A1 |
20140170840 | Tsai et al. | Jun 2014 | A1 |
20140264575 | Tsai et al. | Sep 2014 | A1 |
20140273379 | Tsai et al. | Sep 2014 | A1 |
20150001588 | Gunji et al. | Jan 2015 | A1 |
20150137237 | Jacob et al. | May 2015 | A1 |
20150179503 | Tsai et al. | Jun 2015 | A1 |
20150270342 | Tsai et al. | Sep 2015 | A1 |
Number | Date | Country |
---|---|---|
1507063 | Jun 2004 | CN |
2722434 | Aug 2005 | CN |
1799146 | Jul 2006 | CN |
102867784 | Jan 2013 | CN |
103035713 | Apr 2013 | CN |
103247535 | Aug 2013 | CN |
103295963 | Sep 2013 | CN |
201334045 | Aug 2013 | TW |
200939220 | Mar 2009 | WO |
Entry |
---|
Bauer, M., “High throughput SEG of highly in-situ doped SiCP/SiP layers for NMOS devices using a Si3H8/SiH3CH3/PH3/Cl2 based CDE process,” 2012, pp. 499-506, vol. 50, Issue 9, The Electrochemical Society, Prime 2012. |
Fischer, P. R. et al., “Low Temperature Silcore Deposition of Undoped and Doped Silicon Films,” 2006, pp. 203-215, vol. 3, Issue 2, ECS Transactions. |
Hirai et al., “Independent control of microwave power and substrate temperature in chemical vapour deposition diamond sythesis,”, J. of Materials Science Letters, 10, pp. 330-332, 1991. |
Lim, Kwan-Yong et al., “Novel-Stress Memorization-Technology (SMT) for High Electron Mobility Enhancement of Gate Last High-k/Metal Gate Devices”, IEEE 2010, pp. 10.1.1-10.1.4. |
Number | Date | Country | |
---|---|---|---|
20160204229 A1 | Jul 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14222401 | Mar 2014 | US |
Child | 15076061 | US |