The present disclosure relates generally an integrated circuit device and, more particularly, a metal gate structure and method of fabrication thereof.
As technology nodes decrease, semiconductor fabrication processes have introduced the use of gate dielectric materials having a high dielectric constant (e.g., high-k dielectrics) to maintain performance. The high-k dielectrics exhibit a higher dielectric constant than the traditionally used silicon dioxide; this allows for thicker dielectric layers to be used to obtain similar equivalent oxide thicknesses (EOTs). The processes also benefit from the introduction of metal gate structures providing a lower resistance than the traditional polysilicon gate structures.
However, the high-k gate structure may lead to a negative shift of the threshold voltage (Vt) of the associated device. The shift may be caused by Fermi-level pinning (FLP), in particular in PMOS devices. FLP is generally identified by oxygen vacancy theory which describes the release of electrons to the p-metal (work function metal of a gate of a PMOS device) which raises the threshold voltage of the p-metal gate and causes FLP.
Therefore, what is needed is an improved gate structure and method of fabrication.
The present disclosure relates generally to forming an integrated circuit device and, more particularly, a high-k metal gate structure of a semiconductor device (e.g., a FET device of an integrated circuit). It is understood, however, that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Furthermore, included are descriptions of a first layer or feature “on” or “overlying” (as well as similar descriptions) a second layer or feature. These terms include embodiments where the first and second layer are in direct contact and those where one or more layers or feature are interposing the first and second layer. Further still, the exemplary embodiments are for illustrative purposes and not intended to be limiting, for example, numerous configurations of high-k metal gate structures are known in the art, including layers which may or may not be distinctly described herein but would be readily recognizable by one skilled in the art.
Use of high-k gate dielectric and metal gate electrodes, for example, in a PMOS device may include disadvantages. One such disadvantage is Fermi-level pinning induced by oxygen vacancies in the high-k dielectric. An oxygen vacancy induced Fermi level pinning model is described in Modified Oxygen Vacancy Induced Fermi Level Pinning Model Extendable to P-Metal Pinning, by Akasaka et al., which is hereby incorporated by reference. Oxygen may be absorbed by a semiconductor (e.g., silicon) substrate during processing. This may cause electrons to transfer to the metal electrode which causes p-Metal (gate electrode) Fermi level pinning as well as p+ polysilicon pinning. In the referenced article by Akasaka et al, the FLP of p+ poly-silicon is released by inserting a thick silicon oxide layer on both the top and bottom of the high-k dielectric, thus suggesting that the FLP cannot be suppressed without blocking the oxygen transfer both to the electrode as well as the substrate. The thick SiO2 layers also add to the EOT of an associated device.
Referring to
The method 100 begins at step 102 where a substrate (e.g., wafer) is provided. In an embodiment, the substrate includes a silicon substrate in crystalline structure. The substrate may include various doping configurations depending on design requirements as is known in the art (e.g., p-type substrate or n-type substrate) Other examples of the substrate include other elementary semiconductors such as germanium and diamond. Alternatively, the substrate may include a compound semiconductor such as, silicon carbide, gallium arsenide, indium arsenide, or indium phosphide. Further, the substrate may optionally include an epitaxial layer (epi layer), may be strained for performance enhancement, and/or may include a silicon-on-insulator (SOI) structure. Further still, the substrate may include a plurality of features formed thereon, including active regions, source and drain regions in the active regions, isolation regions (e.g., shallow trench isolation (STI) features), and/or other features known in the art. Referring to the example of
The method 100 then proceeds to step 104 where a gate dielectric layer is formed. The gate dielectric layer may include a high-k material (e.g., a material including a “high” dielectric constant, as compared to silicon oxide). Examples of high-k dielectrics include hafnium oxide (HfO2), hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), hafnium tantalum oxide (HfraO), hafnium titanium oxide (HfriO), hafnium zirconium oxide (HfZrO), combinations thereof, and/or other suitable materials. The formation of the gate dielectric layer may include a plurality of layers including those used in forming an nMOS transistor gate structure and/or a pMOS transistor gate structure. The gate dielectric layer may be formed by atomic layer deposition (ALD). In an embodiment, the thickness of the gate dielectric is between approximately 10 and 30 angstroms (A); this is exemplary only and not intended to be limiting. In an embodiment, the high-k dielectric layer (e.g., HfO2) is approximately 16 Angstroms (e.g., in a 32 nm technology node process).
Referring to the example of
The method 100 then proceeds to step 106 where an interface layer is formed. The interface layer may be formed directly on the high-k dielectric layer. In an embodiment, the interface layer includes hafnium and nitrogen (Hf—N). The interface layer may be less than 6 Angstroms, by way of example and not intended to be limiting. In an embodiment, the interface layer includes 1-3 molecular layers (e.g., as formed in an ALD process). The interface layer may be formed using an ALD process. As described in further detail with reference to
Referring to the example of
The method 100 then continues to step 108 where a metal gate (e.g., metal gate electrode) may be formed on the substrate. The metal gate includes a metal gate electrode layer providing the work function for the gate structure. The metal gate may provide the work function of a PMOS device. The metal gate may include a p-metal providing such a work function. In an embodiment, the p-metal is TiN. The metal gate layer may be between approximately 50 and 100 Angstroms. The metal gate may be formed using a “gate first” or a “gate last” process (e.g., including a sacrificial polysilicon gate). The metal gate may include one or more layers that when patterned form a metal gate electrode, or portion thereof. The metal gate may include one or more layers including Ti, TiN, TaN, Ta, TaC, TaSiN, W, WN, MoN, MoON, RuO2, and/or other suitable materials. The metal gate may include one or more layers formed by physical vapor deposition (PVD), CVD, ALD, plating, and/or other suitable processes.
Referring to the example of
The method 100 may include process steps to provide additional layers in the gate structure (e.g., interfacial layers underlying the high-k dielectric, buffer layers, capping layers), and/or form other features on the substrate such as, interconnects (lines and/or vias), contacts, isolation features, source/drain features, and/or other features known in the art.
The interface layer (structure) provides a modified high-k gate dielectric and metal gate interface. In an embodiment, an interface of Hf—N—Ti is formed. This interface may improve over a conventional Hf—O—Ti provided by a gate dielectric underlying a metal gate electrode (e.g., HfOx and TiN layer interface). The interface formed using the method 100 (e.g., Hf—N—Ti) may provide for retarding oxygen diffusion and/or avoid oxygen vacancies. This may be provided by an ALD process with integrated vacuum across the formation of one or more layers described above with reference to steps 104, 106, and 108 such as described with reference to
Referring now to
Portion 602 illustrates ALD processes including an ALD process 604 which depicts the formation of a gate dielectric layer (e.g., including Hf—O), an ALD process 606 which depicts the formation of an interface layer (e.g., including Hf—N), and an ALD process 608 which depicts the formation of a metal gate electrode layer (e.g., including Ti—N). Each of the ALD processes may include an N2 carrier gas (which may also provide for purging the chamber between pulses). As described above, the compositions of pulses provided are exemplary only and one of skill in the art would ready recognize other sources (e.g., of hafnium, oxygen, nitrogen, titanium).
The ALD process 604 (e.g., forming the gate dielectric layer) includes a first pulse including a hafnium source (HfCl4) and a second pulse including an oxygen source (H2O). A purge may follow the hafnium source pulse before introducing the oxygen source pulse. A purge may also follow the oxygen source pulse where reaction products and/or excess reactants are purged from the chamber. The first and second pulse of the ALD process 604 may be repeated any number of times.
The ALD process 606 (e.g., forming the interface layer) includes a first pulse including a hafnium source (HfCl4) and a second pulse including a nitrogen source (NH3). A purge may follow the hafnium source pulse before introducing the nitrogen source pulse. A purge may follow the nitrogen source pulse where reaction products and/or excess reactants are purged from the chamber. The pulses of the ALD process 606 may be repeated any number of times. As described above, the ALD process 606 may provide an Hf—N layer providing one or more atomic layers.
The ALD process 608 (e.g., forming the metal gate electrode layer) includes a first pulse including a titanium source (TiCl4) and a second pulse including a nitrogen source (NH3). A purge may follow the titanium source pulse before introducing the nitrogen pulse. A purge may follow the nitrogen pulse where reaction products and/or excess reactants are purged from the chamber. The pulses of the ALD process 608 may be repeated any number of times to provide a suitable thickness.
Portion 610 of
Embodiment A includes performing the ALD process 604 in a platform ALD_A and the ALD process 606 in the distinct platform ALD_B. Thus, the ALD process 604 and the ALD process 606 are performed without breaking a vacuum environment. Embodiment A provides that the ALD process 608 is performed in a separate platform ALD_B. Therefore, vacuum may be broken between the ALD process 606 and ALD process 608 (or the formation of the interface layer and the metal gate electrode). In an embodiment, of Embodiment A, a chamber is provided where the ALD process 604 is performed. The chamber may include an additional gas line for providing a purge including nitrogen (e.g., NH3) to perform the ALD process 606 and form an Hf—N layer within the chamber.
Example process conditions of the ALD process 604 applicable to any of Embodiments A, B, C or D include performing the ALD process at approximately 150-300C and 0.1-4 Torr when providing the hafnium and oxygen source pulses of HfCl4 and H2O pulses respectively. In an embodiment, these process conditions are also used for the ALD process 606 and/or ALD process 608. In an alternative embodiment, the first pulse of the ALD process 604 includes TEMAH as a hafnium source and O3 pulse as an oxygen source. The TEMAH and O3 pulses of the ALD process 604 may be provided at approximately 150-300C and a pressure of approximately 0.1 to 4 Torr. In an embodiment, these process conditions may be used for the ALD processes 606 and/or 608.
Embodiment B includes performing the ALD process 604 in a platform ALD_C and also a portion of the ALD process 606 in the ALD_C platform. The portion of the ALD process 606 performed in the ALD_C platform may include performing one or more cycles of the ALD process 606 (e.g., a hafnium source pulse and a nitrogen source pulse). A portion (e.g., one or more pulses and/or one or more cycles of pulses) of the ALD process 606 and the ALD process 608 are performed in a distinct platform, denoted ALD_D. Therefore, a vacuum environment may be maintained between the ALD process 604 and a portion of the ALD process 606. A vacuum environment may then be broken and the ALD process 606 continued and the ALD process 608 performed in another platform.
Embodiment C includes performing the ALD process 604 and the ALD process 606 in a single ALD platform denoted ALD_E. This may be substantially similar to as described above with reference to Embodiment A. The metal gate electrode layer however, is fabricated using physical vapor deposition (PVD) process. Therefore, a vacuum environment may be broken before the formation of the gate electrode layer.
Embodiment D includes performing the ALD process 604, 606, and 608 all in a single ALD platform denoted ALD_F. In Embodiment D, a vacuum environment may be maintained through-out the formation of a gate dielectric, interface layer, and metal gate electrode layer.
Referring now to
The substrate 202 may be substantially similar to as described above with reference to
The source/drain regions 706 may include lightly doped source/drain regions and/or heavy doped source/drain regions, and are disposed on the substrate 202 adjacent to (and associated with) the gate structure 702. The source/drain regions 706 may be formed by implanting p-type or n-type dopants or impurities into the substrate 202 depending on the desired transistor configuration. The source/drain features 706 may be formed by methods including photolithography, ion implantation, diffusion, and/or other suitable processes.
The spacers 710 are formed on both sidewalls of the gate structure 702. The spacers 710 may be formed of silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, fluoride-doped silicate glass (FSG), a low-k dielectric material, combinations thereof, and/or other suitable material. The spacers 710 may have a multiple layer structure, for example, including one or more liner layers. The liner layers may include a dielectric material such as silicon oxide, silicon nitride, and/or other suitable materials. The spacers 710 may be formed by methods including deposition of suitable dielectric material and etching the material to form the spacer 710 profile.
The gate structure 702 may be associated with an FET device such as, an nMOS or pMOS device. The interfacial layer 708 includes an oxide composition. The interfacial layer 708 may include silicon, oxygen, and/or nitrogen. In an embodiment, the interfacial layer 708 is SiO2. The interfacial layer 708 may include a thickness of approximately 5 to 10 angstroms, though various other thicknesses may be suitable. The interfacial layer 708 may be formed by thermal oxidation, atomic layer deposition (ALD), and/or other suitable processes.
The gate dielectric layer 302 may include a high-k dielectric material. In an embodiment, the high-k dielectric material includes hafnium oxide (HfO2). Other examples of high-k dielectrics include hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), hafnium tantalum oxide (HfTaO), hafnium titanium oxide (HfTiO), hafnium zirconium oxide (HfZrO), combinations thereof, and/or other suitable materials. The high k-gate dielectric layer 302 may be formed by ALD and/or other suitable processes. The gate dielectric layer 302 may be formed as described above with reference to step 104 of the method 100 of
The interface layer 402 may be substantially similar to as described above with reference to
The metal layer 502 may form the metal gate electrode, or portion thereof, of the gate structure 702. The metal layer 502 may include one or more layers including Ti, TiN, TaN, Ta, TaC, TaSiN, W, WN, MoN, MoON, RuO2, and/or other suitable materials. The metal layer 502 may be formed by physical vapor deposition (PVD), CVD, ALD, plating, and/or other suitable processes. In an embodiment, the metal layer 502 includes a work function metal such that it provides an N-metal work function or P-metal work function of a metal gate. In an embodiment, the metal layer 502 includes a p-metal of TiN. The metal layer 502 may be formed as described above with reference to step 108 of the method 100 of
Thus, provided is the semiconductor device 700. The semiconductor device 700 including gate structure 702 includes an interface layer 402 interposing the gate dielectric layer 302 and the metal layer 502. The interface layer 402 may provide an Hf—N—Ti interface. The interface layer 402 may provide for retarding oxygen diffusion and/or avoiding oxygen vacancies.
While the preceding description shows and describes one or more embodiments, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the present disclosure. Therefore, the claims should be interpreted in a broad manner, consistent with the present disclosure.
This application claims priority to Provisional Application Ser. No. 61/111,986 filed on Nov. 6, 2008, entitled “GATE STRUCTURE INCLUDING MODIFIED HIGH-K GATE DIELECTRIC AND METAL GATE INTERFACE”, the entire disclosure of which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
61111986 | Nov 2008 | US |