Claims
- 1. A method of determining the temperature of a first semiconductor device arranged in a device package comprised of a conductive lead frame having a main pad area; said method comprising the steps of:arranging, on said main pad area, a first semiconductor die having opposing surfaces which contain respective electrodes such that one of said opposing surfaces of said first semiconductor die is disposed atop and is in electrical and thermal contact with said main pad area, said first semiconductor die comprising said first semiconductor device; and arranging, on said main pad area, a second semiconductor die having opposing surfaces at least one of which contains at least one electrode such that one of said opposing surfaces of said second semiconductor die is disposed atop and is in thermal contact with said main pad area and is spaced from said first semiconductor die; said second semiconductor die comprising a second semiconductor device having a thermal response corresponding to that of said first semiconductor device, a first thermal sensor arranged on said second die at least adjacent to said second semiconductor device, and a second thermal sensor arranged on said second die distant from said second MOS gated semiconductor device; electrically connecting the opposite ones of said opposing surfaces of said first and second die to each other such that said first and second semiconductor devices are connected in parallel; determining, using said first thermal sensor, a first temperature value representing the temperature of said second MOS gated semiconductor device; determining, using said second thermal sensor, a second temperature value representing the temperature of said main pad area; and determining the temperature of said first MOS gated semiconductor device from said first and second temperature values.
- 2. The method of claim 1 wherein said semiconductor devices are MOS gated semiconductor devices.
- 3. The method of claim 1 wherein said first MOS gated semiconductor device is a first MOSFET having a source electrode and a gate electrode disposed in said opposite one of said opposing surfaces, and wherein the surface of said first die that is in contact with said main pad area is said drain electrode.
- 4. The method of claim 3 wherein said second MOS gated semiconductor device is a second MOSFET having a source electrode, a drain electrode and a gate electrode; at least said source and said gate electrodes being disposed in said opposite one of said opposing surfaces; said source electrode of said second MOSFET being connected to said source electrode of said first MOSFET and said gate electrode of said second MOSFET being connected to said gate electrode of said first MOSFET.
- 5. The method of claim 1 wherein first and second thermal sensors are each comprised of a respective plurality of series connected polysilicon diodes.
- 6. The method of claim 5 wherein said first and second temperature values are each determined by the addition of respective values determined by each of said plurality of series connected diodes.
- 7. The method of claim 1 wherein the power dissipated by said second MOS gated semiconductor device is less than that of said first MOS gated semiconductor device.
- 8. The method of claim 1 wherein the power dissipated by said second MOS gated semiconductor device is approximately one-half that of said first MOS gated semiconductor device.
- 9. The method of claim 1 wherein said temperature of said first MOS gated semiconductor device is further determined by the ratio of the power dissipated by said second MOS gated device and the power dissipated by said first MOS gated device.
Parent Case Info
This is a division of application Ser. No. 09/344,704, filed Jun. 25, 1999 now U.S. Pat. No. 6,137,791.
US Referenced Citations (5)