Integrated device packages with passive device assemblies

Information

  • Patent Grant
  • 11688709
  • Patent Number
    11,688,709
  • Date Filed
    Thursday, December 5, 2019
    5 years ago
  • Date Issued
    Tuesday, June 27, 2023
    a year ago
Abstract
An integrated device package is disclosed. The package can include a package substrate and an integrated device die having active electronic circuitry. The integrated device die can have a first side and a second side opposite the first side. The first side can have bond pads electrically connected to the package substrate by way of bonding wires. A redistribution layer (RDL) stack can be disposed on a the first side of the integrated device die. The RDL stack can comprise an insulating layer and a conductive redistribution layer. The package can include a passive electronic device assembly mounted and electrically connected to the RDL stack.
Description
BACKGROUND
Field

The field relates to integrated device packages with passive device assemblies.


Description of the Related Art

Various types of electronic systems can include passive electronic components, such as capacitors, resistors, inductors, etc. The passive electronic components can be used to condition or filter electrical signals before or after being processed by other components of the electronic system. Incorporation of passive electronic components into electronic systems can occupy valuable board space and, accordingly, increase the footprint of the electronic system. Moreover, connecting passive electronic components to other devices in the system may introduce electrical losses. Accordingly, there remains a continuing need for improved incorporation of passive electronic components into electronic systems.


SUMMARY

In one embodiment, an integrated device package is disclosed. The integrated device package can include a package substrate and an integrated device die having active electronic circuitry. The integrated device die can have a first side and a second side opposite the first side, the first side comprising bond pads electrically connected to the package substrate by way of bonding wires. The package can comprise a redistribution layer (RDL) stack disposed on the first side of the integrated device die, the RDL stack comprising an insulating layer and a conductive redistribution layer. The package can comprise a passive electronic device assembly mounted and electrically connected to the RDL stack.


In another embodiment, sensor module is disclosed. The sensor module can comprise an electronic device. The electronic device can comprise an element and a redistribution layer (RDL) stack disposed on a first side of the element. The RDL stack can comprise an insulating layer and a conductive redistribution layer. The electronic device can comprise a passive electronic device assembly mounted and electrically connected to the RDL stack. The sensor module can further include an imaging sensor assembly, the electronic device mounted to the imaging sensor assembly.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of this disclosure will now be described, by way of non-limiting example, with reference to the accompanying drawings.



FIG. 1 is a schematic side sectional view of an electronic device, according to one embodiment.



FIG. 2A is a schematic side sectional view of an integrated device package including an electronic device, according to another embodiment.



FIG. 2B is a schematic side sectional view of an integrated device package including an electronic device, according to another embodiment.



FIG. 3 is a schematic side sectional view of a sensor module according to one embodiment.





DETAILED DESCRIPTION

Various embodiments disclosed herein relate to an integrated device package including an electronic device with a passive device assembly mounted to a redistribution layer (RDL) stack disposed over a surface of an integrated device die. In some packages, passive electronic device(s) may be mounted to a substrate, such as a system board or a package substrate, adjacent the integrated device die. In such packages, the footprint may be larger than desired due to the laterally-adjacent mounting arrangement of the passive electronic device(s). Moreover, mounting the passive electronic device(s) adjacent the integrated device die and electrically connecting them via the substrate may increase the length of the electronic signal pathways between the passive electronic device(s) and the integrated device die, which can lead to electrical losses, noise, and reduced performance.


In embodiments disclosed herein, the performance of the package can be improved by mounting the passive electronic device(s) nearer to the active electronic circuitry of the integrated device die, e.g., by mounting the passive electronic device(s) to the RDL stack disposed over the die. In some embodiments, the passive electronic device(s) can be mounted over the die within the lateral footprint of the die, which can also beneficially reduce the overall footprint of the package.


Moreover, in some embodiments, the package (including the passive device(s) mounted to the RDL stack) can be mounted to an imaging sensor assembly and can be configured to process signals transduced by the sensor assembly. For example, as explained herein, the sensor assembly can comprise a sensor die mounted to a sensor substrate. The sensor die (e.g., a photodiode array, or PDA) can transduce electromagnetic radiation to electrical signals. The signals can be transmitted to the package by way of the sensor substrate. Beneficially, the packages with passive electronic device(s) can provide a reduced footprint, which can be important for various types of sensor assemblies.



FIG. 1 is a schematic side sectional view of an electronic device 1, according to one embodiment. The device 1 can comprise an element that comprises an integrated device die 2 having active components (e.g., active circuitry) formed therein. The element of FIG. 1 is an integrated device die; in other embodiments, however, as explained below in connection with FIG. 3, the element can comprise another suitable device such as an interposer. The integrated device die 2 can comprise a semiconductor die, such as a die formed from silicon, germanium, or other Group semiconductor material combinations. The integrated device die 2 can comprise any suitable type of device die, such as a processor die, a memory die, a microelectromechanical systems (MEMS) die, a sensor die, etc. As explained herein in connection with FIG. 3, for example, the die 2 can comprise a processor die configured to process signals transduced by a sensor assembly. An upper surface 18 of the die 2 can comprise a plurality of conductive bond pads 4 exposed through an insulating passivation layer 5. In some arrangements, the passivation layer 5 can overlap a portion of the bond pad 4 to define a bonding area. In various embodiments, the bond pads 4 and passivation layer 5 can be patterned on the die 2, for example, during wafer fabrication. The conductive bond pads 4 can comprise any suitable type of conductive material, such as copper. The passivation layer 5 can comprise an insulating or dielectric material, such as silicon oxide, silicon nitride, etc. The RDL stack 3 can be disposed over the active circuitry in some arrangements. In some embodiments, the active circuitry of the die 2 can be disposed at or near the upper surface 18 of the die 2. In other embodiments, the active circuitry of the die 2 can be disposed at or near an opposing lower surface 19 of the die 2 with the bond pads 4 connected by way of through semiconductor vias (TSVs). In still other embodiments, the active circuitry of the die 2 can be disposed in the die 2 between the upper and lower surfaces 18, 19.


A redistribution layer (RDL) stack 3 can be provided on the upper surface 18 of the element, which is the die 2 in the embodiment of FIG. 1. A passive device assembly 12 can be mounted to the RDL stack 3 of the element. The RDL stack 3 can comprise one or multiple layers of insulating and conductive materials to provide electrical communication between the bond pads 4 of the die 2 and other devices. RDL is typically employed to provide connection points to other devices (e.g., via solder bumps or wire bonds) with a geometrically different pattern than provided by the bond pads 4 in the die 2. For example, the RDL stack 3 can be configured to laterally fan out or fan in signal input-output (I/O) pads for connection to an external device.


In the illustrated embodiment, the passive device assembly 12 comprises one or a plurality of passive electronic devices 11a, 11b mounted to the RDL stack 3 by way of conductive adhesive 10 (e.g., solder paste, conductive epoxy, anisotropic conductive film, or any other suitable adhesive). The passive electronic devices 11a, 11b can comprise any suitable type of passive device, such as any suitable surface mount technology (SMT) component. For example, the passive electronic devices 11a, 11b can comprise one or more of a capacitor, an inductor, a resistor, etc. The passive devices 11a, 11b can be used for isolation, noise filtering, regulation, etc. In some arrangements, metal lids can be provided in localized regions of the package 2 for electromagnetic interference shielding. However, in the illustrated embodiment, it may be preferable to utilize a molding compound for sensor assembly applications in order to protect the overmolded components. Moreover, some devices that utilize lids to define cavities may do so to shield the entirety of the integrated device die. In some embodiments, such as imaging sensor applications, only one side of the die and/or passive assembly may be subject to harmful radiation such that the passive devices and/or die may be overmolded. Beneficially, therefore, the embodiments disclosed herein can utilize a molding compound which may be more cost effective than incorporating metal lids for additional shielding. Although two devices 11a, 11b are shown in FIG. 1, it should be appreciated that any suitable number of passive devices can be provided, including one, three, four, or more than four passive electronic devices.


The RDL stack 3 shown in FIG. 1 can comprise a plurality of insulating and conductive layers. For example, as shown in FIG. 1, the RDL stack 3 can include a first insulating repassivation layer 6 and a conductive redistribution layer (RDL) 7. In some embodiments, the repassivation layer 6 and conductive RDL 7 can be provided in a separate fabrication facility, e.g., in a back-end-of-line (BEOL) facility. In some embodiments, the RDL stack 3 can be formed before dicing the wafer (e.g., during wafer-level processing) or after dicing the wafer (e.g., on a reconstituted wafer with an insulating material, such as a polymer, between diced chips). In some embodiments, the repassivation layer 6 can be deposited over the upper surface 18 of the die 2 and can be patterned so as to expose the underlying bond pads 4. The conductive RDL 7 can be deposited over the repassivation layer 6 and can extend into apertures defined in the repassivation layer 6 so as to provide mechanical and electrical connection to the bond pads 4.


A second insulating repassivation layer 9 can be provided over the conductive RDL 7 and over portions of the first repassivation layer 6 in gaps provided in the conductive RDL 7. As with the first repassivation layer 6, the second repassivation layer 9 can be patterned to expose portions of the conductive RDL 7. An underbump metallization (UBM) layer 8 can be provided over the second repassivation layer 9 and over exposed portions of the conductive RDL 7. As shown, the UBM layer 8 can electrically connect to exposed portions of the conductive RDL 7. In the illustrated embodiment, the RDL stack 3 includes two insulating layers (layers 6, 9) and two conductive layers (layers 7, 8), but it should be appreciated that any suitable number of insulating and conductive layers can be used for the RDL stack 3.


The first and second insulating repassivation layers 6, 9 can comprise any suitable type of insulating or dielectric material. For example, in some embodiments, the repassivation layers 6, 9 can comprise an inorganic dielectric, such as silicon oxide, silicon nitride, silicon oxynitride, etc., or can comprise an organic dielectric such as a polymer, e.g., an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), or any other suitable dielectric material. The conductive RDL 7 and the UBM layer 8 comprise conductive materials, such as any suitable metal, for example, copper, aluminum, etc. The passive electronic devices 11a, 11b can electrically connect to the UBM layer 8 by way of the conductive adhesive 10. Thus, the RDL stack 3 can provide electrical communication between the passive devices 11a, 11b and active circuitry in the die 2 by way of the UBM layer 8, the conductive RDL 7, and the bond pads 4 of the die 2.


In the illustrated embodiment, the passive devices 11a, 11b are positioned so as to overlie the integrated device die 2, e.g., so as to be disposed within a lateral footprint of the die 2. In such an arrangement, the overall lateral footprint of the package can be reduced, as compared to packages that provide passive devices adjacent the die 2 on a package substrate. Furthermore, positioning the passive devices 11a, 11b to be near the active circuitry can beneficially reduce electrical noise and losses. For example, in some embodiments, the active circuitry can be provided at or near the upper surface 18 near the RDL stack 3, so as to reduce signal transmission distances and losses. In other embodiments, the passive devices 11a, 11b and the RDL stack 3 may be provided on the back side of the die, and through substrate vias (TSVs) can provide electrical communication between the active circuitry and the RDL stack 3 and devices 11a, 11b. In some arrangements, the passive devices 11a, 11b can overlie the active circuitry in the die. In other embodiments, the passive devices 11a, 11b may not overlie the active circuitry. In the illustrated embodiment, the RDL stack 3 provides a fan-in electrical connection in which signals from the bond pads 4 are transferred laterally inward to corresponding contacts or leads of the passive devices 11a, 11b. As explained below, however, in other embodiments, the RDL stack 3 can provide a fan-out electrical connection to passive devices that may be at least partially laterally offset from the die 2.


Although not shown in FIG. 1, the device 1 can be mounted to any suitable type of package substrate, such as a printed circuit board (PCB), leadframe, ceramic substrate, etc. In some embodiments, the passive device assembly 12 can be mounted to the die 2 before mounting the die 2 to the package substrate. In other embodiments, the die 2 can be mounted to the substrate before mounting the passive device assembly 12 to the die 2. In some embodiments, a molding compound or encapsulant can be provided over the die 2 and the RDL stack 3. For example, the die 2 and passive devices 11a, 11b can be packaged in an arrangement similar to that shown in FIG. 2A, as explained below. In other embodiments, a package lid can be provided over the die 2 and RDL stack 3, with a gas (e.g., air) cavity disposed between the package lid and the die 2. Still other packaging arrangements may be suitable. In some embodiments, the RDL stack 3 can be arranged to provide a fan-out electrical configuration. In such an embodiment, molding compound can be provided over a portion of the die 2, and the RDL stack 3 can be provided over the die 2 and over portions of the molding compound that extend laterally outward of the die 2. In some embodiments, the UBM layer 8 can extend laterally outward from the die, and one or more passive devices 11a, 11b can be mounted to the UBM layer 8 such that portions of the passive devices 11a, 11b are laterally offset from the die 2.



FIG. 2A is a schematic side sectional view of an integrated device package 20 including an electronic device 1, according to another embodiment. Unless otherwise noted, the components of FIG. 2A may be the same as or generally similar to like-numbered components of FIG. 1. For example, as with FIG. 1, the embodiment of FIG. 2A includes a passive device assembly 12 mounted to an RDL stack 3 (see FIG. 1 for details) on a surface of an integrated device die 2. In the embodiment of FIG. 2A, the die 2 can be mounted to a package substrate 16 by way of an adhesive (not shown). As explained above, the package substrate can comprise any suitable type of substrate, such as a PCB, leadframe, ceramic substrate, etc. In various embodiments, such as FIG. 3, the package substrate 16 can have bond pads configured to electrically communicate with corresponding pads of a sensor assembly. The package substrate 16 can comprise an insulating substrate having conductive traces therein.


As with the embodiment of FIG. 1, the RDL stack 3 can be formed on the upper surface 18 of the die 2. Unlike the embodiment of FIG. 1, however, in the embodiment of FIG. 2A, the passive device assembly 12 comprises an interposer 13 mounted to the RDL stack 3 by a conductive adhesive (e.g., by solder balls or bumps 14). In some embodiments, the interposer 13 can comprise a dummy interposer having traces and vias to route signals but without active processing circuitry. In other embodiments, the interposer 13 can comprise an electrically active interposer having active processing circuitry. The passive electronic devices 11a, 11b can be mounted to the interposer 13 by way of a conductive adhesive (not shown in FIG. 2A). The interposer 13 can comprise any suitable type of interposer, for example, a laminate structure, a PCB substrate, a ceramic interposer, a semiconductor (e.g., silicon) interposer, etc. The interposer 13 can electrically connect to the package substrate 16 by way of wire bonds 15a. Thus, in some embodiments, the passive device assembly 12 can beneficially communicate with both the package substrate 16 (e.g., by way of wire bonds 15a) and the die 2 (e.g., by way of a flip chip arrangement with solder balls 14). Alternatively, the interposer may be solely connected to the package substrate 16 by way of die 2, for example, by way of the solder bumps 14. The die 2 can electrically connect to the package substrate 16 by way of wire bonds 15b. Alternatively, the die 2 can include TSVs with the active side up or down. While not illustrated, it will be understood that the package substrate 16 also includes leads on outer surfaces for electrical connection to larger systems, such as a system board. External leads can take various forms depending upon the structure of the package substrate 16, such as lead frame leads, solder balls, etc.


It should also be appreciated that the electronic device 1 and passive device assembly 12 of FIG. 1 can be used in the package 20 instead of the interposer 13 shown in FIG. 2A. In such embodiments, the passive device assembly 12 (including, e.g., the passive devices 11a, 11b) can be mounted directly to the RDL stack 3 of the die 2 without the interposer. The molding compound 17 can be provided over the passive devices 11a, 11b, die 2, and exposed upper portions of the package substrate 16.


A molding compound 17 or encapsulant can be provided over the passive devices 11a, 11b, the interposer 13, the wire bonds 15a, 15b, and the die 2 to protect the package components from the outside environs. As with the embodiment of FIG. 1, the package 20 of FIG. 2A can beneficially reduce overall package footprint while improving electrical performance of the package 20. For example, as with FIG. 1, the passive device assembly 12 (e.g., the passive devices 11a, 11b and the interposer 13) can lie within a lateral footprint of the die 2. In other embodiments, however, at least a portion of the passive device assembly 12 can lie outside the lateral footprint of the die 2.


As explained above, various embodiments disclosed herein relate to a sensor module configured for use in imaging systems, such as in digital X-ray imaging systems, computed tomography (CT) imaging systems, ultrasound imaging systems, or any other suitable imaging system. For example, the passive integrated device assemblies of FIGS. 1 and 2A can be provided in the sensor assembly to condition or otherwise operate on signals transduced by a sensor assembly. Beneficially, the reduced footprint provided by the electronic device 1 and package 20 can enable the sensor module to also have a reduced footprint.



FIG. 2B illustrates another embodiment of an integrated device package 20. FIG. 2B is generally similar to the package 20 shown in FIG. 2A. Unless otherwise noted, reference numerals in FIG. 2B represent components that are the same as or generally similar to like-numbered components of FIG. 2A. In the embodiment of FIG. 2B, the interposer 13 may be laterally larger than a corresponding lateral footprint of the integrated device die 2. The larger interposer 13 of FIG. 2B can advantageously accommodate numerous electrical components which can improve the functionality of the package 20. For example, one or more additional active device die(s) 42 can be mounted to the interposer 13 by way of a suitable conductive adhesive. The device die(s) 42 can process and/or test components of the package 20, including signals from the die 2 and/or components mounted to the interposer 13.



FIG. 3 is a schematic side sectional view of a sensor module 30 according to one embodiment. The sensor module 30 can comprise an imaging sensor assembly 33 and an integrated device package 20 mounted to the sensor assembly 3. The integrated device package 20 can be the same as or different from the package 20 described above. The package 20 can comprise any suitable type of passive device assembly 12. For example, the passive device assembly 12 can comprise passive electronic devices 11a, 11b mounted to the RDL stack 3 of an element by an adhesive. In other embodiments, the passive device assembly 12 can comprise passive devices 11a, 11b mounted to an interposer 13 which is mounted to the RDL stack 3 of the element. For example, in some embodiments, the element can comprise the integrated device die 2 as in FIGS. 1 and 2, and the passive device assembly 12 can be mounted to the integrated device die 2. In other embodiments, the element can comprise another suitable structure such as an interposer, substrate, other type of device, etc.


An illumination source 34, such as an X-ray source or any other suitable source of electromagnetic radiation can be provided and can direct electromagnetic radiation to the sensor assembly 33. In various embodiments, although not shown herein, an object (such as a human patient, or any other suitable target object) can be provided between the illumination source 34 and the sensor assembly 33. Additional details regarding sensor assemblies and components provided therefor may be found throughout U.S. Pat. Nos. 8,829,454; 9,116,022; and 10,340,302, the entire contents of each of which are hereby incorporated by reference in their entirety and for all purposes.


The sensor assembly 33 can include a sensor substrate 31 and one or more sensor dies 32 mounted to a front side of the sensor substrate 31. The sensor substrate 31 can comprise any suitable type of substrate, such as a laminate substrate, a printed circuit board (PCB) substrate, a semiconductor interposer, a flexible substrate comprising a polymer with embedded traces, or any other suitable substrate having a nonconductive base with embedded conductive traces or interconnects. The sensor die 32 can comprise a photodiode array (PDA) having a plurality of photosensitive elements that convert electromagnetic radiation to an electrical current. Although not shown, radiation modifiers, such as filters or scintillators, can be provided over the front side of the sensor assembly 33. The sensor die 32 can accordingly transduce light impinging on the PDA into electrical signals which can be conveyed to conductive traces in the sensor substrate 31. In some embodiments, the sensor die 32 can be electrically connected to the sensor substrate 31 by way of a conductive adhesive, such as solder bumps, anisotropic conductive film (ACF), a conductive epoxy, etc.


The package 20 can be mounted to the sensor assembly 33 by way of a conductive adhesive, for example, a plurality of solder balls 37, a conductive epoxy, etc. The package 20 can one or more active integrated device dies in addition to the passive device assembly 12, as explained above. The die 2 can comprise active processing circuitry configured to process electrical signals (e.g., analog signals) transduced by the sensor die 32 and transferred to the package 20 by way of the sensor substrate 31. The devices of the package 20 can process these signals in any suitable manner, including, for example, signal filtering, analog-to-digital conversion, etc. The signals processed by the devices of the package 20 can be transferred out of the package 20 (for example, by way of a system motherboard) to the larger electronic system to be rendered on a display or otherwise further processed in order to analyze the imaged object.


Furthermore, the package 20 or the sensor assembly 33 can comprise one or more radiation shields 38 to shield sensitive circuitry from harmful electromagnetic radiation. The shield 38 can comprise any suitable material selected to block harmful radiation (e.g., x-rays) from impinging upon sensitive circuitry, for example, sensitive circuitry of the die 2. In some embodiments, the shield 38 can comprise tungsten. In FIG. 3, for example, the radiation shield 38 can be attached to the package substrate 16 by an adhesive. The die 2 can be mounted to the shield 38 and positioned such that sensitive circuitry of the die 2 is within the lateral footprint of the shield 38. Although the shield 38 is shown as part of the package 20 and mounted to the substrate 16, in other embodiments, the shield 38 can be placed elsewhere within the sensor module 30 between the sensor die(s) 32 and the sensitive circuitry (e.g., sensitive circuitry of the die 2). For example, the shield 38 can be placed between the sensor assembly 33 and the package 20, within the sensor assembly 33, at other locations in the package 20, etc. Additional examples of components used in sensor modules 30 (including radiation shields and other components) may be found throughout U.S. Pat. Nos. 8,829,454; 9,116,022; and 10,340,302, the entire contents of each of which are hereby incorporated by reference in their entirety and for all purposes.


Although this invention has been described in terms of certain embodiments, other embodiments that are apparent to those of ordinary skill in the art, including embodiments that do not provide all of the features and advantages set forth herein, are also within the scope of this invention. Moreover, the various embodiments described above can be combined to provide further embodiments. In addition, certain features shown in the context of one embodiment can be incorporated into other embodiments as well. Accordingly, the scope of the present invention is defined only by reference to the appended claims.

Claims
  • 1. An integrated device package comprising: a package substrate;an integrated device die having active electronic circuitry, the integrated device die having a first side and a second side opposite the first side, the first side comprising bond pads electrically connected to the package substrate by way of bonding wires, the integrated device die disposed over the package substrate such that the second side faces the package substrate, the bonding wires extending from the bond pads at the first side of the integrated device die to the package substrate;a redistribution layer (RDL) stack disposed on the first side of the integrated device die, the RDL stack comprising an insulating layer and a conductive redistribution layer; anda passive electronic device assembly mounted and electrically connected to the RDL stack, the passive electronic device assembly disposed over the integrated device die,wherein the passive electronic device assembly comprises an interposer mounted to the RDL stack and one or more passive electronic devices mounted to the interposer, andwherein the one or more passive electronic devices lie within a lateral footprint of the integrated device die and within a lateral footprint of the package substrate.
  • 2. The integrated device package of claim 1, wherein the one or more passive electronic devices comprises one or more of a capacitor, an inductor, and a resistor.
  • 3. The integrated device package of claim 2, wherein the one or more passive electronic devices comprises a capacitor.
  • 4. The integrated device package of claim 1, wherein the passive electronic device assembly is mounted to the RDL stack by way of a conductive adhesive.
  • 5. The integrated device package of claim 1, wherein the interposer comprises a first side and a second side opposite the first side, the first side electrically connected to the package substrate by way of bonding wires.
  • 6. The integrated device package of claim 1, further comprising an active device die mounted to the interposer.
  • 7. The integrated device package of claim 1, wherein the RDL stack comprises a first insulating repassivation layer disposed over the die and a conductive redistribution layer (RDL) disposed in gaps in the first insulating repassivation layer.
  • 8. The integrated device package of claim 7, further comprising a second insulating repassivation layer disposed over the conductive RDL and an underbump metallization (UBM) layer disposed in gaps of the second insulating repassivation layer, the passive electronic device assembly electrically connected to the UBM layer.
  • 9. The integrated device package of claim 1, wherein the second side of the integrated device die is mounted to the package substrate by way of an adhesive, and wherein a molding compound disposed over the integrated device die and the passive electronic device assembly.
  • 10. A sensor module comprising an imaging sensor assembly and the integrated device package of claim 1, the integrated device package mounted to the imaging sensor assembly.
  • 11. The sensor module of claim 10, further comprising a radiation shield positioned between a sensor die of the imaging sensor assembly and the integrated device die.
  • 12. A sensor module comprising: an electronic device comprising: an element and a redistribution layer (RDL) stack disposed on a first side of the element, the RDL stack comprising an insulating layer and a conductive redistribution layer, the first side of the element comprising bond pads electrically connected to a package substrate by way of bonding wires, anda passive electronic device assembly mounted and electrically connected to the RDL stack,wherein the passive electronic device assembly comprises an interposer mounted to the RDL stack and one or more passive electronic devices mounted to the interposer, wherein the one or more passive electronic devices lie within a lateral footprint of the RDL stack and within a lateral footprint of the package substrate; andan imaging sensor assembly, the electronic device mounted to the imaging sensor assembly.
  • 13. The sensor module of claim 12, wherein the imaging sensor assembly comprises a sensor substrate and a sensor die mounted to the sensor substrate.
  • 14. The sensor module of claim 12, wherein the element comprises an integrated device die.
  • 15. The sensor module of claim 14, further comprising a radiation shield between the sensor die and the integrated device die.
  • 16. The sensor module of claim 14 wherein the integrated device die is mounted to a package substrate, the integrated device die electrically connected to the package substrate by bonding wires.
  • 17. The sensor module of claim 14, further comprising a molding compound disposed over the integrated device die and the passive electronic device assembly.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims priority to U.S. Provisional Patent Application No. 62/776,342, filed Dec. 6, 2018, the entire contents of which are hereby incorporated by reference in their entirety and for all purposes.

US Referenced Citations (106)
Number Name Date Kind
3553030 Lebrun Jan 1971 A
4883967 Tsutsui et al. Nov 1989 A
5487098 Dobbs et al. Jan 1996 A
5528043 Spivey et al. Jun 1996 A
5801385 Endo et al. Sep 1998 A
5889313 Parker Mar 1999 A
6300679 Mukerji et al. Oct 2001 B1
6323891 Kitani et al. Nov 2001 B1
6396898 Saito et al. May 2002 B1
6426991 Mattson et al. Jul 2002 B1
6476417 Honda et al. Nov 2002 B2
6510195 Chappo et al. Jan 2003 B1
6573506 Sato et al. Jun 2003 B2
6601947 Sato et al. Aug 2003 B1
6667480 Kajiwara et al. Dec 2003 B2
7067817 Suganuma et al. Jun 2006 B2
7148084 Strobel et al. Dec 2006 B2
7189971 Spartiotis Mar 2007 B2
7193218 Nagano Mar 2007 B2
7202482 Yokoi et al. Apr 2007 B2
7339176 El-Hanany et al. Mar 2008 B2
7358501 Danzer et al. Apr 2008 B2
7382043 Longden et al. Jun 2008 B2
7468514 Suzuki et al. Dec 2008 B1
7504637 Thorne Mar 2009 B2
7504701 Moribayashi et al. Mar 2009 B2
7544947 Kerwin et al. Jun 2009 B2
7696610 Patterson Apr 2010 B2
8000437 Kotooka Aug 2011 B2
8829454 Bolognia Sep 2014 B2
8859975 Tokura et al. Oct 2014 B2
8866098 Hayatsu et al. Oct 2014 B2
9035457 Lin et al. May 2015 B2
9116022 Bolognia Aug 2015 B2
9171878 Yaoi et al. Oct 2015 B2
9324687 Kelkar et al. Apr 2016 B1
9466594 Bolognia Oct 2016 B2
9583472 Chung et al. Feb 2017 B2
9835733 Ying Dec 2017 B2
9837352 Chang et al. Dec 2017 B2
10276525 Hsiao et al. Apr 2019 B2
10340302 Bolognia et al. Jul 2019 B2
20020011572 Kajiwara et al. Jan 2002 A1
20020070343 Hoffman Jun 2002 A1
20020079445 Hantschel et al. Jun 2002 A1
20020148968 Der Haar Oct 2002 A1
20020153492 Sekine et al. Oct 2002 A1
20030010924 El-Hanany et al. Jan 2003 A1
20030097875 Lentz et al. May 2003 A1
20040223583 Tsujii Nov 2004 A1
20050029463 Kaemmerer Feb 2005 A1
20050067178 Pearson et al. Mar 2005 A1
20050285973 Singh et al. Dec 2005 A1
20060223227 Kubota et al. Oct 2006 A1
20070045556 Watanabe et al. Mar 2007 A1
20070066139 Roeper Mar 2007 A1
20070096249 Roeper May 2007 A1
20070152148 Chao et al. Jul 2007 A1
20070183184 Nakamura et al. Aug 2007 A1
20070221859 Nakata Sep 2007 A1
20080011959 Thorne Jan 2008 A1
20080100732 Minamio et al. May 2008 A1
20080112150 Jones May 2008 A1
20080197480 Yang Aug 2008 A1
20080283764 Kerwin Nov 2008 A1
20090084971 Ohta et al. Apr 2009 A1
20090121146 Luhta et al. May 2009 A1
20100078565 Tsubota et al. Apr 2010 A1
20100224785 Chiyoma et al. Sep 2010 A1
20100276572 Iwabuchi et al. Nov 2010 A1
20110024888 Pagaila Feb 2011 A1
20110133939 Ranganathan et al. Jun 2011 A1
20110156248 Matsuki Jun 2011 A1
20110272588 Jadrich et al. Nov 2011 A1
20110304015 Kim et al. Dec 2011 A1
20120097857 Hayatsu et al. Apr 2012 A1
20120119388 Cho May 2012 A1
20120126381 Uenda et al. May 2012 A1
20130221468 Bolognia Aug 2013 A1
20140027637 Watano Jan 2014 A1
20140159226 Bolognia Jun 2014 A1
20140291819 Barth Oct 2014 A1
20150061043 Bolognia Mar 2015 A1
20150340327 Uzoh Nov 2015 A1
20160093796 Arai Mar 2016 A1
20160293575 Liu Oct 2016 A1
20160320495 Ying et al. Nov 2016 A1
20160322300 Song et al. Nov 2016 A1
20160322418 Leblans et al. Nov 2016 A1
20160322562 Jang et al. Nov 2016 A1
20170025463 Bolognia et al. Jan 2017 A1
20170084521 Chang et al. Mar 2017 A1
20170188458 Hsieh et al. Jun 2017 A1
20170230597 Fahim et al. Aug 2017 A1
20170258422 Kim et al. Sep 2017 A1
20170287849 Takaku Oct 2017 A1
20170307766 Abenaim et al. Oct 2017 A1
20180019035 Baturin Jan 2018 A1
20180100937 Luhta et al. Apr 2018 A1
20180102470 Das et al. Apr 2018 A1
20180210096 Luhta et al. Jul 2018 A1
20190067034 Pachamuthu et al. Feb 2019 A1
20190088636 Gamini Mar 2019 A1
20190363226 Musashi et al. Nov 2019 A1
20200185346 Venkatadri et al. Jun 2020 A1
20200185450 Venkatadri Jun 2020 A1
Foreign Referenced Citations (18)
Number Date Country
109346539 Feb 2019 CN
1852716 Nov 2007 EP
10-284633 Oct 1998 JP
2001-099942 Apr 2001 JP
2002-022841 Jan 2002 JP
2006-052978 Feb 2006 JP
2006-351765 Dec 2006 JP
2008-171881 Jul 2008 JP
2008-268038 Nov 2008 JP
2009-189384 Aug 2009 JP
2012-088152 May 2012 JP
WO 2007039840 Apr 2007 WO
WO 2009066556 May 2009 WO
WO 2010137396 Feb 2010 WO
WO 2015138359 Sep 2015 WO
WO 2015179764 Nov 2015 WO
WO 2016048367 Mar 2016 WO
WO 2018182754 Oct 2018 WO
Non-Patent Literature Citations (25)
Entry
International Search Report issued in application No. PCT/US2019/064644 dated Mar. 26, 2020.
International Search Report issued in application No. PCT/US2019/064770 dated Mar. 17, 2020.
Written Opinion issued in application No. PCT/US2019/064644 dated Mar. 26, 2020.
Written Opinion issued in application No. PCT/US2019/064770 dated Mar. 17, 2020.
Bellenger et al., “Silicon Interposers with Integrated Passive Devices: Ultra-Miniaturized Solution using 2.5D Packaging Platform”, IPDIA, accessed Sep. 10, 2019.
Cesmeli, Erdogan Ph.D., “V-Res—Detecting the Difference in Volume CT,” GE Healthcare Publication.
Extended Search Report dated May 26, 2015 in European Application No. 13755853.2 filed Aug. 4, 2014 in 6 pages.
International Search Report and Written Opinion of the International Search Authority in PCT/US2013/027643, dated Jun. 24, 2013, 12 pages.
Maloney, Lawrence D., “Close Cooperation Among A Global Engineering Team Led to the Success of the Lightspeed VCT Medical Scanner,” Test & Measurement World Aug. 2005.
“Micromachining—Function in a Small Package,” SSC00-X-3, to Fox et al., p. 107, available at http://digitalcommons.usu.edu/cgi/viewcontent.cgi?article=2100&content=smallsat.
Office Action in U.S. Appl. No. 13/405,594 dated Aug. 6, 2013.
Office Action in U.S. Appl. No. 13/405,594 dated Dec. 14, 2013.
Office Action in U.S. Appl. No. 14/478,810 dated Oct. 29, 2015 in 15 pages.
Office Action received in U.S. Appl. No. 14/478,810 dated Feb. 23, 2016 in 13 pages.
Office Action received in U.S. Appl. No. 13/708,727 dated Oct. 30, 2014 in 12 pages.
Office Action received in U.S. Appl. No. 14/805,835 dated Oct. 20, 2016 in 15 pages.
Office Action received in U.S. Appl. No. 14/805,835 dated May 1, 2017 in 13 pages.
Office Action received in U.S. Appl. No. 14/805,835 dated Sep. 25, 2017 in 17 pages.
Office Action received in U.S. Appl. No. 14/805,835 dated Jun. 12, 2018 in 16 pages.
Office Action received in U.S. Appl. No. 16/705,105 dated Jul. 26, 2021 in 26 pages.
Office Action received in U.S. Appl. No. 16/705,105 dated Nov. 5, 2021 in 26 pages.
Office Action received in U.S. Appl. No. 16/705,105 dated Mar. 21, 2022 in 26 pages.
Office Action dated Dec. 30, 2015 issued in Chinese Application No. CN 201380011120.5.
Office Action received in Chinese Patent Application No. CN2018113531 dated Jul. 28, 2021, 6 pages.
Office Action received in Chinese Patent Application No. CN2018113531 dated Apr. 6, 2022, 9 pages.
Related Publications (1)
Number Date Country
20200185346 A1 Jun 2020 US
Provisional Applications (1)
Number Date Country
62776342 Dec 2018 US