The present disclosure relates to the manufacture of semiconductor devices, and, more specifically, to a process for providing a power delivery structure for connecting structures in upper metal layers. The present disclosure is particularly applicable to semiconductor devices for the 14 nanometer (nm) technology node and beyond.
Semiconductor devices are used in a large number of electronic devices, such as computers, cell phones, and others. Semiconductor devices include integrated circuits that are formed on semiconductor wafers by depositing many types of thin films of material over the semiconductor wafers, and patterning the thin films of material to form an integrated circuit (IC). Vias are used in forming ICs and may extend vertically from a bottom side of an IC die to a metal interconnection layer(s) on the active top side of the IC die. Existing technology provides through-silicon-via (TSV) integration schemes for Metal 1 (“M1”) connections. However, existing TSV schemes do not provide sufficient margin of reliability when delivering power directly to a stacked (upper) die in a three-dimensional (3D) application. Moreover, with existing technology there is a risk of electromigration failures in the back-end-of-line (BEOL) routing due to the limitation of metal layer current carrying capacity. Specifically, current industry requirements for existing logic-on-logic device stack is 8 to 12 milliamps (mA) per power TSV structure for top die power/ground connections. However, existing connection at M1 cannot withstand more than 0.7 mA of current without sustaining an electromigration failure.
A need therefore exists for methodology enabling delivery of sufficient power directly to a stacked (upper) die in a 3D application with a TSV integration scheme and reduced risk of electromigration failures in BEOL for high power applications and the resulting devices.
An aspect of the present disclosure is a method of providing a high current device including TSV to BEOL integration structures that provide sufficient power directly to a stacked (upper) die without the risk of electromigration failures in the BEOL stack.
Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
According to the present disclosure, some technical effects may be achieved in part by a method of providing a bottom die of a 3D IC stack, the bottom die having a connection pad; providing a top die of the 3D IC stack, the top die including a plurality of metallization layers having a plurality of intermetal vias provided between the plurality of metallization layers; forming a BEOL connection structure between the bottom and top dies, the BEOL connection structure having a plurality of power supply TSVs; and connecting the connection pad electrically to the intermetal vias through the power supply TSVs.
Aspects of the present disclosure include filling the power supply TSVs with tungsten or copper. Other aspects include providing the power supply TSVs which extend through a silicon containing substrate. Additional aspects include providing a first set of lower metallization layers over a first TSV; providing a second set of lower metallization layers over a second TSV adjacent to the first TSV; and converging upper metallization layers of the first and second TSV such that the upper metallization layers are disposed over a portion of both the first and second TSVs, wherein the upper metallization layers are thicker than the lower metallization layers. Yet other aspects include providing a third set of lower metallization layers over a third TSV, wherein the upper metallization layers are shared between the first, second, and third TSVs. Further aspects include providing a fourth set of lower metallization layers over a fourth TSV, wherein the upper metallization layers are shared between the first, second, third, and fourth TSVs. Other aspects include electrical current being spread among the first, second, third, and fourth TSVs. Another aspect includes the connection pad including a backside under bump metallization and solder. Yet other aspects include providing an inter-layer dielectric (ILD) between each of the metallization layers. Additional aspects include the intermetal vias allowing for a direct current flow path; and a number of intermetal vias between each metallization layer is sufficient to pass current based on a minimum current layer. Another aspect includes a maximum current per TSV being determined by a number of intermetal vias present in an upper metallization layer.
Another aspect of the present disclosure is a device including: a bottom die of a 3D IC stack, the bottom die having a connection pad; a top die of the 3D IC stack, the top die having a plurality of metallization layers including a plurality of intermetal vias provided between the plurality of metallization layers; and a BEOL connection structure between the bottom and top dies, the BEOL connection structure having a plurality of power supply TSVs, wherein the connection pad is electrically connected to the intermetal vias through the power supply TSVs.
Aspects include the TSVs being filled with tungsten or copper. Yet other aspects include the TSVs extending through a silicon containing substrate. Further aspects include a first set of lower metallization layers provided over a first TSV; a second set of lower metallization layers provided over a second TSV adjacent to the first TSV, wherein upper metallization layers of the first and second TSV are converged such that the upper metallization layers are disposed over a portion of both the first and second TSVs. Other aspects include a third set of lower metallization layers are provided over a third TSV; and a fourth set of lower metallization layers are provided over a fourth TSV, wherein the upper metallization layers are converged and shared between the first, second, third and fourth TSVs.
Another aspect of the present disclosure is a method including providing a bottom die of a 3D IC stack, the bottom die having a connection pad, the connection pad including a backside under bump metallization and solder; providing a top die of the 3D IC stack, the top die including a plurality of metallization layers having a plurality of intermetal vias provided between the plurality of metallization layers; forming a BEOL connection structure between the bottom and top dies, the BEOL connection structure having a plurality of power supply TSVs filled with copper or tungsten; providing a first set of lower metallization layers over a first TSV; providing a second set of lower metallization layers over a second TSV adjacent to the first TSV; converging upper metallization layers of the first and second TSV such that the upper metallization layers are disposed over a portion of both the first and second TSV; and connecting the connection pad electrically to the intermetal vias through the power supply TSVs.
Aspects of the present disclosure include providing an ILD between each of the metallization layers. Other aspects include providing a third set of lower metallization layers over a third TSV, wherein the upper metallization layers are converged and shared between the first, second and third TSVs. Yet other aspects include providing a fourth set of lower metallization layers over a fourth TSV, wherein the upper metallization layers are converged and shared between the first, second, third and fourth TSVs.
Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
The present disclosure addresses and solves the current problems of insufficient power delivery to a stacked die in a 3D application, as well as electromigration failures in BEOL routing, due to the limitation of metal layer current carrying capacity, by using TSV to BEOL integration structures for high current devices. A more streamlined power delivery path to the top die is provided with improved performance. In addition to power interconnects, a similar structure could be used for some input/output (I/O) circuits to reduce resistive capacitive (RC) delay and electromagnetic interference (EMI) effects. The use of high power TSV structures described herein allows for up to 12.8 mA of current, which satisfies the industry requirements.
Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
Attention is directed to
As an example, a TSV unit cell for 3 μm and 5 μm diameter variants can include a 32×32 nm size with 68 nm spacing, which would include 429 total vias (439,296 nm2). As another example, a TSV unit cell for 3 μm and 5 μm diameter variants can include a 64×64 nm size with 96 nm spacing, which would include 161 total vias (659,456 nm2). In another example, a TSV unit cell for 3 μm and 5 μm diameter variants can include a 32×64 nm size with 88 nm spacing, which would include 237 total vias (485,376 nm2).
Attention is directed to
In
Adverting to
In
The embodiments of the present disclosure can achieve several technical effects, such as providing TSV to BEOL integration structures in high current devices that provide sufficient power directly to a stacked (upper) die without the risk of electromigration failures in the BEOL stack. Further technical effects include reliability redundancy, lower current density in the BEOL stack, and more streamlined power delivery to the top die. Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure therefore enjoys industrial applicability in the manufacture of any of various types of highly integrated semiconductor devices by way of TSV to BEOL integration structures, particularly for the 14 nm technology node and beyond.
In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.