Leakage-free implantation-free ETSOI transistors

Information

  • Patent Grant
  • 10651273
  • Patent Number
    10,651,273
  • Date Filed
    Friday, July 14, 2017
    6 years ago
  • Date Issued
    Tuesday, May 12, 2020
    4 years ago
Abstract
A semiconductor device includes an extremely thin semiconductor-on-insulator substrate (ETSOI) having a base substrate, a thin semiconductor layer and a buried dielectric therebetween. A device channel is formed in the thin semiconductor layer. Source and drain regions are formed at opposing positions relative to the device channel. The source and drain regions include an n-type material deposited on the buried dielectric within a thickness of the thin semiconductor layer. A gate structure is formed over the device channel.
Description
BACKGROUND
Technical Field

The present invention relates to semiconductor processing, and more particularly to devices and methods that employ extremely thin semiconductor-on-insulator (ETSOI) substrates with active regions that are doped without needing to recrystallize the active regions.


Description of the Related Art

Metal oxide semiconductor field effect transistors (MOSFETs) often suffer from performance loss due to carrier leakage. One of the major leakage sources of MOSFET devices is drain-to-substrate leakage. Here, charge from the drain leaks into the substrate. This is made even more severe when epitaxially grown layer (epilayers) have defects. One method for addressing leakage into the substrate of the device is to provide a buried oxide layer. In a silicon-on-insulator (SOI) structure, a buried oxide layer is disposed between a base (bulk) substrate and a thin silicon layer. The devices are formed in the thin silicon layer, which is isolated from the base substrate by the buried oxide layer.


An extremely thin SOI (ETSOI) can reduce drain-to-substrate leakage and provide high field effect mobility. However, it is difficult to form source and drain regions using implantation methods since such methods damage the extremely thin layer during the implantation. In addition, the ETSOI is so thin that once the source and drain regions formed in the thin material are amorphized after implantation, the source and drain regions cannot be recrystallized since there is no seed layer below them to recrystallize them. Therefore, a recrystallization anneal has limited or no effect on reordering the crystalline structure of the source and drain regions.


SUMMARY

A semiconductor device includes an extremely thin semiconductor-on-insulator substrate (ETSOI) having a base substrate, a thin semiconductor layer and a buried dielectric therebetween. A device channel is formed in the thin semiconductor layer. Source and drain regions are formed at opposing positions relative to the device channel. The source and drain regions include an n-type material deposited on the buried dielectric within a thickness of the thin semiconductor layer. A gate structure is formed over the device channel.


Another semiconductor device includes an extremely thin semiconductor-on-insulator (ETSOI) substrate having a base substrate, a thin semiconductor layer and a buried dielectric therebetween. A device channel is patterned in the thin semiconductor layer. Openings are formed through the thin semiconductor layer to the buried dielectric. An aluminum doped zinc oxide material is deposited on the buried dielectric within the openings and forms source and drain regions within the openings at opposing positions relative to the device channel. A gate structure is formed over the device channel.


A method for forming a transistor includes patterning a thin semiconductor layer of an extremely thin semiconductor-on-insulator substrate (ETSOI), the ETSOI having a base substrate, the thin semiconductor layer and a buried dielectric therebetween, the patterning forming a device channel and defining openings for source and drain regions through the thin semiconductor layer; depositing an n-type material on the buried dielectric within the openings in the thin semiconductor layer to form source and drain regions at opposing positions relative to the device channel; and forming a gate structure over the device channel.


These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

The disclosure will provide details in the following description of preferred embodiments with reference to the following figures wherein:



FIG. 1 is a cross-sectional view of an extremely thin semiconductor-on-insulator (ETSOI) substrate employed in accordance with the present principles;



FIG. 2 is a cross-sectional view of the ETSOI substrate of FIG. 1 having source and drain regions defined by etching through a thin semiconductor layer of the ETSOI and a device channel defined in accordance with the present principles;



FIG. 3 is a cross-sectional view of the ETSOI substrate of FIG. 2 showing source and drain regions formed within a recessed region etched through the thin semiconductor layer of the ETSOI, the source and drain regions being planarized with the thin semiconductor layer in accordance with the present principles;



FIG. 4 is a cross-sectional view of the ETSOI substrate of FIG. 3 showing a gate structure formed over the device channel and including a gate dielectric, a gate conductor and a cap/space layer formed over the gate conductor in accordance with the present principles; and



FIG. 5 is a block/flow diagram showing a method for forming a transistor of an ETSOI substrate in accordance with illustrative embodiments.





DETAILED DESCRIPTION

In accordance with the present principles, devices and methods are provided that include forming devices on an extremely thin semiconductor-on-insulator (ETSOI) substrate. In useful embodiments, a doped n-type material is deposited into recesses in the thin layer of the ETSOI to function as source/drain regions. The n-type material may include a II-VI material, such as zinc oxide (ZnO), indium tin oxide (no), indium zinc oxide (IZO), etc. The n-type material may be employed in an amorphous or polycrystalline state so that recrystallization is not a concern and is not needed.


In one embodiment, the ETSOI includes a thin semiconductor layer on a buried dielectric layer. The buried dielectric layer isolates the underlying base substrate to prevent leakage to the substrate. Then, the thin semiconductor layer is etched at locations where source and drain regions are to be formed. The thin semiconductor layer can be etched to form openings and expose the buried dielectric layer at the locations where the source and drain regions are to be formed. Next, the openings are filled with the n-type material. The n-type material is deposited and preferably doped during its formation (although the n-type material can be doped later as well). In a transistor device, the source and drain regions include a channel material between them, formed from the thin semiconductor layer. A gate structure and other structures can then be formed to complete the device.


It is to be understood that the present invention will be described in terms of a given illustrative architecture; however, other architectures, structures, substrate materials and process features and steps may be varied within the scope of the present invention.


It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


The present embodiments may be includes in a design for an integrated circuit chip, which may be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.


Methods as described herein may be used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.


It should also be understood that material compounds will be described in terms of listed elements, e.g., ZnO. These compounds include different proportions of the elements within the compound, e.g., ZnO includes ZnxO1-x where x is less than or equal to 1, etc. In addition, other elements may be included in the compound and still function in accordance with the present principles. The compounds with additional elements will be referred to herein as alloys.


Reference in the specification to “one embodiment” or “an embodiment” of the present principles, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present principles. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.


It is to be appreciated that the use of any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B). As a further example, in the cases of “A, B, and/or C” and “at least one of A, B, and C”, such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C). This may be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.


Referring now to the drawings in which like numerals represent the same or similar elements and initially to FIG. 1, an ETSOI substrate 10 is shown for implementing the present principles. The substrate 10 includes a base substrate 12, a buried dielectric 14 and an extremely thin semiconductor layer 16, which will be referred to hereinafter as the thin layer 16 for ease of reference.


The base substrate 12 may include any suitable substrate material. In particularly useful embodiments, the base substrate 12 includes Si, SiGe, SiC, Ge, a III-V material (e.g., InP, InGaAs, GaAs, etc.) or any other suitable substrate material. The buried dielectric 14 may include an oxide, a nitride or any other suitable dielectric material. The buried dielectric 14 is employed to provide isolation for transistor devices (or any other device) formed in the thin layer 16.


The thin layer 16 includes a semiconductor material. The semiconductor material may include Si, Ge, SiGe, SiC, a III-V material (e.g., InP, InGaAs, GaAs, etc.) or any other substrate material. In useful embodiments, the thin layer 16 includes monocrystalline Si. The thin layer 16 will form a channel for transistor device embodiments. In particularly useful embodiments, the thin layer 16 may include a III-V material, which works particularly well with ZnO source and drain regions that will be formed.


Referring to FIG. 2, the thin layer 16 may be patterned to locate positions for source and drain regions to be formed. Patterning may include using a lithographic patterning technique, although other patterning techniques may be employed. In one embodiment, the thin layer 16 is etched down to the buried dielectric 14 in accordance with the pattern. The etching includes a directional etch and may include a reactive ion etch (RIE), although other etching processes may be employed to achieve the same results.


The etching completely removes the thin layer 16 material to expose the buried dielectric 14. The etching forms recesses or trenches 18 at locations where source and drain regions will be formed. The etching process also defines a device channel 20 between the locations where source and drain regions will be formed. The device channel 20 may be doped in any suitable manner to provide appropriate conduction properties to act as a device channel in the completed device.


Referring to FIG. 3, an n-type material is formed in the recesses 18 (FIG. 2) to form source and drain regions 22, 24. It should be understood that the source and drain regions 22, 24 may have their positions switched. The n-type material may be deposited using a chemical vapor deposition (CVD), atomic layer deposition (ALD), an evaporation process or any other suitable deposition technique. The n-type material preferably includes a II-VI material, such as ZnO, ZnS, ZnSe, CdS, CdTe, etc. In useful embodiments, the n-type material includes ZnO, indium tin oxide (no), indium zinc oxide (IZO), etc. In one particularly useful embodiment, the n-type material includes Al doped ZnO (ZnO:Al or AZO).


A thickness of the n-type material may be maintained in the recesses 18 by performing a planarization process (e.g., a planarizing etch process, a chemical mechanical polish (CMP), etc.) to remove excess n-type material from a surface of the thin layer 16. The doping of the n-type material is preferably provided during the formation or deposition of the n-type material (in-situ doping). However, since recrystallization is not needed, doping may be provided after the formation of the source and drain regions 22, 24, by implantation, diffusion or other doping processes. The source and drain regions 22, 24 are formed to a substantially same thickness as the thin semiconductor layer 16 (e.g., with +/−10% of the thickness).


The formation of source and drain regions 22, 24 from, e.g., ZnO:Al, may be provided using atomic layer deposition (ALD), although other processes may be employed. This permits a doped layer with less surface damage. In accordance with the present principles, a range of n-doping in ZnO of source and drain regions 22, 24 may be up to 2 atomic percent (e.g., ˜5×1021/cm3). ZnO dopants may include Al, B, Ga, In, etc., with ZnO:Al being preferred. The carrier concentration (electron density) of the source and drain regions 22, 24 may be between about 1×1021 cm−3 to about 5×1021 cm3, and preferably about 3.0×1021 cm−3 for ZnO:Al (AZO).


The n-type material (e.g., ZnO:Al) for source and drain regions 22, 24 may be crystalline in form. This includes a monocrystalline structure and may include a multi-crystal structure or other crystalline structure (micro, nano, etc.). However, the AZO material may also include amorphous phases. In one embodiment, the ZnO of source and drain regions 22, 24 is amorphous.


Referring to FIG. 4, a gate structure 26 is formed over the device channel 20. The gate structure 26 includes a gate dielectric 32. The gate dielectric 32 may include a grown or deposited dielectric layer and may include an oxide or nitride, although other dielectric materials may be employed. In one embodiment, a high-k dielectric material may be employed for the gate dielectric 32, e.g., HfO2, Al2O3, Ta2O5, etc. A gate conductor 30 is deposited and patterned on the gate dielectric 32 and over the device channel 20. The gate conductor 30 may include W, Ag, Au, Cu or other metals. The gate conductor 30 is isolated by a dielectric material 28 that may be formed as sidewall spacers and/or a cap layer. The dielectric material 28 may include a nitride, oxide or other dielectric materials.


Processing continues by providing electrical connections to the source region 22, drain region 24 and the gate conductor 30. The electrical connections are preferably in the form of contacts formed from metal, e.g., Ti, Pd, Au, etc. and metal lines, etc.


In accordance with the present principles, a field effect transistor 40 is provided that employs deposited n-type II-VI material instead of implanted dopants to form source and drain regions 22, 24. The device is leakage-free due to the use of the buried dielectric 14. In one embodiment, the source and drain regions 22, 24 are not damaged by dopant implantation processes. In accordance with the present principles, the advantages of the high mobility device channel 20 of the ETSOI are provided without the need to recrystallize the thin layer 16 (without a seed layer).


Referring to FIG. 5, a method for forming a transistor on an ETSOI substrate is illustratively shown in accordance with the present principles. In some alternative implementations, the functions noted in the blocks may occur out of the order noted in the figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.


In block 102, a thin semiconductor layer of an extremely thin semiconductor-on-insulator substrate (ETSOI) is patterned. The ETSOI includes a base substrate, the thin semiconductor layer and a buried dielectric therebetween. The patterning forms a device channel and defines openings for source and drain regions through the thin semiconductor layer. The openings are etched through the thin semiconductor layer to expose the buried dielectric. The patterning may be performed using lithographic processing techniques.


In block 104, an n-type material is deposited on the buried dielectric within the openings in the thin semiconductor layer to form source and drain regions at opposing positions relative to the device channel. The n-type material may include II-VI material, e.g., ZnO. In one embodiment, the ZnO is Al-doped. The n-type material may include an amorphous phase and does not need to be crystallized to form source and drain regions. Doping may occur during the formation of the n-type material.


In block 108, the n-type material is doped. In block 109, the source and drain region may be doped in-situ (e.g., doping is performed during formation of the n-type material). In one embodiment, doping is performed during formation, e.g., by atomic layer deposition. In block 110, while in-situ doping is preferred, the source and drain regions may be doped by performing an implantation or other process (dopant diffusion). In accordance with the present principles, monocrystalline materials are no longer needed for the source and drain regions. Instead, the source and drain region are deposited and may be doped by implantation since the structure may be non-crystalline (amorphous). In one embodiment, the doping of the source and drain regions is performed after the source and drain regions are formed. However, the implanting process may be performed at other times (e.g., after a gate structure is formed.


In block 111, in one embodiment, the n-type material is planarized to form the source and drain regions at a substantially same thickness as the thin semiconductor layer. The planarization process may include an etch, a polish or a CMP process.


In block 112, a gate structure is formed over the device channel. The source and drain regions may be doped by implantation (or other process) after forming the gate structure. In block 114, contacts to the source and drain regions and the gate conductor may be formed as well as other structures to complete the device.


Having described preferred embodiments for leakage-free implantation-free ETSOI transistors (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments disclosed which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.

Claims
  • 1. A method for forming a transistor, comprising: patterning a thin semiconductor layer of an extremely thin semiconductor-on-insulator (ETSOI) substrate having a base substrate, the thin semiconductor layer and a buried dielectric therebetween, the patterning forming a plurality of thin semiconductor layer portions including a device channel and defining openings between the plurality of thin semiconductor layer portions at opposing positions relative to the device channel;depositing an n-type material including Al-doped ZnO on the buried dielectric within the openings, and planarizing the n-type material to form source and drain regions at a substantially same thickness as the plurality of thin semiconductor layer portions and having a substantially uniform width from the buried dielectric to exposed surfaces of the plurality of thin semiconductor layer portions; andforming a gate structure over the device channel after the source and drain regions are formed.
  • 2. The method as recited in claim 1, wherein depositing the n-type material includes depositing the n-type material by atomic layer deposition, and wherein doping is performed during formation of the n-type material.
  • 3. The method as recited in claim 1, wherein the n-type material includes an amorphous phase.
  • 4. The method as recited in claim 1, further comprising doping the source and drain regions by implantation.
  • 5. The method as recited in claim 4, wherein doping the source and drain regions by implantation is performed after forming the gate structure.
  • 6. The method as recited in claim 1, further comprising forming contacts to the source and drain regions.
  • 7. The method as recited in claim 1, wherein the thin semiconductor layer includes a III-V material.
  • 8. The method as recited in claim 1, wherein: the plurality of thin semiconductor layer includes at least first, second and third thin semiconductor layer portions;the device channel is formed from the first thin semiconductor layer portion; andthe source and drain regions are each deposited adjacent to a respective sidewall of the device channel and a sidewall of a respective one of the second and third thin semiconductor layer portions.
  • 9. A method for forming a transistor, comprising: patterning a thin semiconductor layer of an extremely thin semiconductor-on-insulator (ETSOI) substrate having a base substrate, the thin semiconductor layer and a buried dielectric therebetween, the patterning forming first, second and third thin semiconductor layer portions and defining openings between the first, second and third thin semiconductor layer portions at opposing positions relative to a device channel corresponding to the first thin semiconductor layer portion;depositing an n-type material on the buried dielectric within the openings, and planarizing the n-type material to form source and drain regions at a substantially same thickness as the plurality of thin semiconductor layer portions, the source and drain regions each being adjacent to a respective sidewall of the device channel and a sidewall of a respective one of the second and third thin semiconductor layer portions and having a substantially uniform width from the buried dielectric to exposed surfaces of the plurality of thin semiconductor layer portions; andforming a gate structure over the device channel after the source and drain regions are formed.
  • 10. The method as recited in claim 9, wherein depositing the n-type material includes depositing the n-type material by atomic layer deposition, and wherein doping is performed during formation of the n-type material.
  • 11. The method as recited in claim 10, wherein the n-type material includes ZnO.
  • 12. The method as recited in claim 11, wherein the ZnO is Al-doped.
  • 13. The method as recited in claim 9, wherein the n-type material includes a II-VI material.
  • 14. The method as recited in claim 9, wherein the n-type material includes an amorphous phase.
  • 15. The method as recited in claim 9, further comprising doping the source and drain regions by implantation.
  • 16. The method as recited in claim 15, wherein doping the source and drain regions by implantation is performed after forming the gate structure.
  • 17. The method as recited in claim 9, further comprising forming contacts to the source and drain regions.
  • 18. The method as recited in claim 9, wherein the thin semiconductor layer includes a III-V material.
US Referenced Citations (158)
Number Name Date Kind
4963502 Teng Oct 1990 A
5164805 Lee Nov 1992 A
5264048 Yoshikawa Nov 1993 A
5686735 Sim Nov 1997 A
5767930 Kobayashi Jun 1998 A
5891763 Wanlass Apr 1999 A
5913113 Seo Jun 1999 A
5923961 Shibuya Jul 1999 A
6090646 Zhang et al. Jul 2000 A
6207481 Yi Mar 2001 B1
6294817 Srinivasan Sep 2001 B1
6395589 Yu May 2002 B1
6482685 Chen Nov 2002 B1
6495402 Yu Dec 2002 B1
7145174 Chiang et al. Dec 2006 B2
7202123 Pan Apr 2007 B1
7335545 Currie Feb 2008 B2
7381991 Yamazaki Jun 2008 B2
7648868 Majumdar Jan 2010 B2
7659579 Anderson Feb 2010 B2
7700416 Clifton Apr 2010 B1
7759205 Maitra et al. Jul 2010 B1
7812397 Cheng et al. Oct 2010 B2
7821066 Lebby Oct 2010 B2
7825470 Atanakovic Nov 2010 B2
8440552 Chen May 2013 B1
8455938 Nguyen et al. Jun 2013 B2
8530286 Shifren et al. Sep 2013 B2
8530287 Cai et al. Sep 2013 B2
8546219 Wehella-Gamage Oct 2013 B2
8546228 Doris et al. Oct 2013 B2
8686412 Herman et al. Apr 2014 B2
8754533 Or-Bach et al. Jun 2014 B2
8759916 Bryant Jun 2014 B2
9029208 Cheng May 2015 B2
9054126 Wang et al. Jun 2015 B2
9076874 Yamazaki Jul 2015 B2
9240497 Ning et al. Jan 2016 B2
9331098 Stuber et al. May 2016 B2
9349656 Yang et al. May 2016 B2
9368624 Thompson et al. Jun 2016 B2
9379213 Batude Jun 2016 B2
9401397 de Souza Jul 2016 B1
9490264 Mazure et al. Nov 2016 B2
9536945 de Souza Jan 2017 B1
9553056 Kfzali-Ardakani et al. Jan 2017 B1
9679847 Zhang Jun 2017 B2
9768254 de Souza et al. Sep 2017 B2
9978650 Cheng May 2018 B2
10164014 de Souza et al. Dec 2018 B2
10396182 Bedell et al. Aug 2019 B2
20030211681 Hanafi et al. Nov 2003 A1
20040232487 Forbes Nov 2004 A1
20050029591 Yudasaka Feb 2005 A1
20050048752 Doris et al. Mar 2005 A1
20050112811 Hsu May 2005 A1
20050116263 Lu Jun 2005 A1
20050194699 Belyansky Sep 2005 A1
20060030093 Zhang Feb 2006 A1
20060084235 Barr et al. Apr 2006 A1
20060094182 Hanafi May 2006 A1
20060118867 Tempel Jun 2006 A1
20060128105 Ouyang et al. Jun 2006 A1
20060244068 Desouza Nov 2006 A1
20060289904 Tsujiuchi Dec 2006 A1
20070063284 Kawahara Mar 2007 A1
20070141797 Li Jun 2007 A1
20070257315 Bedell Nov 2007 A1
20080191281 Chidambarrao Aug 2008 A1
20080283918 Cheng Nov 2008 A1
20090166616 Uchiyama Jul 2009 A1
20090224250 Kisdarjono Sep 2009 A1
20090231015 Tobita Sep 2009 A1
20090242936 Cheng et al. Oct 2009 A1
20100025771 Hoentschel Feb 2010 A1
20100052054 Lee Mar 2010 A1
20100155718 Kirita Jun 2010 A1
20100163876 Inoue Jul 2010 A1
20100176450 Yang Jul 2010 A1
20100219450 Kim Sep 2010 A1
20100224938 Zhu Sep 2010 A1
20110037125 Cheng et al. Feb 2011 A1
20110101330 Kang May 2011 A1
20110240108 Law Oct 2011 A1
20110272691 Kuegler Nov 2011 A1
20110278673 Fuller Nov 2011 A1
20110309333 Cheng Dec 2011 A1
20120104498 Majumdar et al. May 2012 A1
20120112246 Ning May 2012 A1
20120119294 Greene May 2012 A1
20120146114 Nakabayashi Jun 2012 A1
20120161121 Yamazaki Jun 2012 A1
20120181549 Johnson Jul 2012 A1
20120261740 Cai Oct 2012 A1
20120295417 Adam Nov 2012 A1
20120313168 Cheng Dec 2012 A1
20120315730 Koezuka Dec 2012 A1
20120326155 Zhu Dec 2012 A1
20120326230 Cheng et al. Dec 2012 A1
20120326232 Cheng Dec 2012 A1
20130001573 Lee et al. Jan 2013 A1
20130015525 Cheng et al. Jan 2013 A1
20130026575 Moroz et al. Jan 2013 A1
20130032876 Cheng Feb 2013 A1
20130105898 Wang May 2013 A1
20130119370 Wu et al. May 2013 A1
20130137264 Yin May 2013 A1
20130140576 Mieno Jun 2013 A1
20130146953 Cheng Jun 2013 A1
20130175625 Cheng et al. Jul 2013 A1
20130207188 Ervin Aug 2013 A1
20130214329 Liu Aug 2013 A1
20130234117 Kim Sep 2013 A1
20130237009 Wang Sep 2013 A1
20130270561 Cheng et al. Oct 2013 A1
20130277747 Liu et al. Oct 2013 A1
20130277753 Clark, Jr. Oct 2013 A1
20130292767 Yang Nov 2013 A1
20130299883 Lin Nov 2013 A1
20130334571 Reznicek Dec 2013 A1
20140001464 Park Jan 2014 A1
20140024181 Adam et al. Jan 2014 A1
20140065838 Ellinger Mar 2014 A1
20140073119 Bedell Mar 2014 A1
20140124845 Cheng May 2014 A1
20140131735 Hoentschel et al. May 2014 A1
20140131744 Shim May 2014 A1
20140141575 Cheng May 2014 A1
20140154846 Cheng et al. Jun 2014 A1
20140167038 Ahn Jun 2014 A1
20140167161 Tan Jun 2014 A1
20140167164 Adam Jun 2014 A1
20140197410 Yin Jul 2014 A1
20140209977 Ma Jul 2014 A1
20140225160 Clifton Aug 2014 A1
20140370668 Niebojewski Dec 2014 A1
20150093861 Loubet et al. Apr 2015 A1
20150144941 Kano May 2015 A1
20150228735 Zhong Aug 2015 A1
20150243548 Miscione Aug 2015 A1
20150270284 Chou et al. Sep 2015 A1
20150270325 Rossini Sep 2015 A1
20150287808 Yin Oct 2015 A1
20150325701 Noda Nov 2015 A1
20150380488 Chou Dec 2015 A1
20160093701 DeSouza Mar 2016 A1
20160247823 Zuo Aug 2016 A1
20160268377 de Souza Sep 2016 A1
20160329427 Xiao Nov 2016 A1
20160365458 Shi Dec 2016 A1
20160372692 Yoon Dec 2016 A1
20170012117 Radosavljevic Jan 2017 A1
20170033177 de Souza Feb 2017 A1
20170179304 de Souza Jun 2017 A1
20170263783 Yamazaki Sep 2017 A1
20170301781 Boles Oct 2017 A1
20170317171 de Souza Nov 2017 A1
20180294183 Wang Oct 2018 A1
Foreign Referenced Citations (3)
Number Date Country
2007110007 Apr 2007 JP
100814901 Mar 2008 KR
WO 2014059687 Apr 2014 WO
Non-Patent Literature Citations (12)
Entry
Zhang et al., Properties of Ai-Doped Zno Film Transistors With Different Source and Drain Electrodes, 2014, IEEE.
Maeng et al., Low temperature atomic layer deposited Al-doped ZnO thin films and associated semiconducting properties, 2012, American Vacuum Society, Journal of Vacuum Science & Technology B, vol. 30, No. 3.
Dhakal et al., Growth morphology and electrical/optical properties of Al-doped ZnO thin films grown by atomic layer deposition, 2012, American Vacuum Society, Journal of Vacuum Science & Technology A, vol. 30, No. 2.
Janotti et al., Fundamentals of zinc oxide as a semiconductor, 2009, Rep. Prog. Phys. 72.
Hou et al., Electrical and optical properties of Al-doped ZnO and ZnAl2O4 films prepared by atomic layer deposition, 2013, Nanoscale Research Letters, 1-8.
Diez-Betriu et al., Amorphous-nanocrystalline Al doped ZnO transparent conducting thin films, 2012, Journal of Alloys and Compounds 536S.
U.S. Office Action Issued in U.S. Appl. No. 15/453,089 dated May 24, 2018, 7 pages.
U.S. Notice of Allowance issued in U.S. Appl. No. 15/453,089 dated Aug. 8, 2018, 9 pages.
List of IBM Patents or Patent Applications Treated as Related dated Jul. 14, 2017, 2 pages.
U.S. Office Action issued in U.S. Appl. No. 15/453,089 dated Jan. 29, 2018, 10 pages.
U.S. Office Action issued in U.S. Appl. No. 15/453,089 dated Aug. 30, 3019, 17 pages.
Cheng, “Extremely Thin SOI (ETSOI) Technology: Past, Present, and Future”, IEEE International SOI Conference, Oct. 2010, 4 pages.
Related Publications (1)
Number Date Country
20170317171 A1 Nov 2017 US
Divisions (1)
Number Date Country
Parent 14814064 Jul 2015 US
Child 15650328 US