Memory arrays

Information

  • Patent Grant
  • 10613184
  • Patent Number
    10,613,184
  • Date Filed
    Wednesday, February 20, 2019
    5 years ago
  • Date Issued
    Tuesday, April 7, 2020
    4 years ago
Abstract
Some embodiments include memory arrays. The memory arrays can have global bitlines extending along a first horizontal direction, vertical local bitlines extending perpendicularly from the global bitlines, and wordlines extending along a second horizontal direction which is perpendicular to the first horizontal direction. The global bitlines may be subdivided into a first series at a first elevational level, and a second series at a second elevational level which is different from the first elevational level. The global bitlines of the first series can alternate with the global bitlines of the second series. There can be memory cell material directly between the wordlines and the vertical local bitlines. The memory cell material may form a plurality of memory cells uniquely addressed by wordline/global bitline combinations. Some embodiments include cross-point memory cell units that have areas of about 2F2.
Description
TECHNICAL FIELD

Memory arrays.


BACKGROUND

Memory arrays are utilized for tightly packing memory cells within integrated circuitry. One type of memory which is particularly amenable to tight packing is cross-point memory.


A memory array may comprise a plurality of wordlines extending along a first direction, and a plurality of bitlines extending orthogonally to the wordlines. Cross-point memory may utilize memory cell material formed at the intersections of the bitlines and wordlines across the array. The memory cell material may be phase change material, such as chalcogenides. Example chalcogenides are alloys of germanium, antimony and tellurium.


In addition to the memory cell material, the individual memory cells may also comprise access devices which limit current to the memory cell material until a voltage differential across the memory cell material and the access device reaches a predetermined threshold. The access devices may be non-linear electronic devices. Specifically, the access devices may be electronic devices which are in a highly resistive state until a voltage differential reaches a predetermined value, whereupon the electronic devices transform to a conducting state. Example access devices are diodes and ovonic threshold switches.


An example prior art cross-point memory array 5 is shown in FIGS. 1-3; with FIG. 1 being a top view, and with FIGS. 2 and 3 being cross-sectional side views. The cross-sectional views of FIGS. 2 and 3, like all other cross-sectional views in this disclosure, only show features within the planes of the cross-sections. The cross-sectional views do not show materials behind the planes of the cross-sections in order to simplify the drawings.


The top view of FIG. 1 shows that the memory array comprises a plurality of global bitlines 10-14 that extend along a first horizontal direction, and comprises a plurality of wordlines 20-25 that extend orthogonally to the global bitlines. The cross-sectional side view of FIG. 2 shows that the wordlines of FIG. 1 are actually the top series of a stack of wordlines, with FIG. 2 showing two underlying series of wordlines. The wordlines within one of the underlying series are labeled as wordlines 20a-25a, and the wordlines in the other of the underlying series are labeled as wordlines 20b-25b.


Eighteen wordlines (20-25, 20a-25a and 20b-25b) are shown in the cross-sectional view of FIG. 2. The eighteen wordlines form a two-dimensional wordline array having columns of three wordlines, and rows of six wordlines.



FIGS. 1-3 show that vertical bitline pillars 30-44 extend upwardly from the global bitlines. The bitline pillars extend through the wordline array, and are between some of the columns of such wordline array. The wordlines, bitlines and vertical bitline pillars comprise electrically conductive material, such as, for example, one or more of various metals, metal-containing compositions, and conductively-doped semiconductor materials.


Memory cell material 45 (only some of which is labeled) is provided between the wordlines and vertical bitline pillars; and access devices 46 (only some of which are labeled) are provided between the wordlines and the vertical bitline pillars. The memory cell material and access device provided between a wordline and a vertical bitline pillar together form a memory cell 47 (only some of which are labeled).


Although the memory cell material is shown to be a single homogeneous composition, it may comprise multiple discrete compositions in some applications. Also, although the access devices are shown to comprise single, homogeneous compositions, the access devices may comprise numerous discrete compositions; and often do comprise two or more different materials. Further, although only a single access device is shown in each memory cell, there can be multiple access devices in the individual memory cells. Also, although the memory cell material is shown directly adjacent the vertical bitline pillars, and the access devices are shown directly adjacent the wordlines, the relative orientations of the memory cell material and the access devices may be reversed.


In operation, each individual memory cell may be uniquely addressed by a combination of a global bitline and a wordline. For instance, a voltage differential between global bitline 12 and wordline 20 may be utilized to access the memory cell located at the intersection where wordline 20 crosses vertical bitline pillar 36. Such access may be utilized for writing to the memory cell by placing the memory cell in a specific data storage state, and for reading from the memory cell by ascertaining which data storage state the memory cell is in.


The wordlines within the two-dimensional wordline array of FIG. 2 may be considered to be arranged in a plurality of elevational planes 50-52, and accordingly the top view of FIG. 1 may be considered to be showing the uppermost elevational plane 52 of the wordline array. The memory array may be considered to also comprise the elevational planes 50-52, and each memory unit of the memory array may be considered to have an area along the elevational plane containing such memory unit. The area may be stated in terms of a minimum feature size, F, utilized to form the memory array. Such minimum feature size will be the widths of the bitlines, the widths of the wordlines, the widths of the vertical bitline pillars, and the widths of the spaces between the bitlines and the wordlines if the memory array is fabricated to its absolute minimum dimensions.


The top view of FIG. 1 shows a square perimeter around one of the memory units. Such perimeter has sides that are of dimension 2F, and accordingly the memory unit has an area along elevational plane 52 of about 4F2. The area is referred to as being “about 4F2,” rather than as being absolutely 4F2 because the illustrated perimeter assumes that the memory cell material 45 and access device 46 are of negligible size. Since the memory cell material 45 and access device 46 have some physical dimension, the planar area of the memory unit cell will approach 4F2, but will not be 4F2 in an absolute mathematical sense. Alternatively, the planar area of each memory cell unit may be considered to be 4F2 in a context in which the memory cell material and access device are ignored; or in other words may be considered to be 4F2 relative to the wordlines, bitlines and spaces consumed by each memory cell unit.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1-3 are diagrammatic views of a portion of a prior art memory array.



FIG. 1 is a top view of the array, and



FIGS. 2 and 3 are diagrammatic cross-sectional side views along the lines 2-2 and 3-3, respectively, of FIG. 1.



FIGS. 4-6 are diagrammatic views of a portion of an example embodiment memory array.



FIG. 4 is a top view of the array, and



FIGS. 5 and 6 are diagrammatic cross-sectional side views along the lines 5-5 and 6-6, respectively, of FIG. 4.



FIG. 7 is a three-dimensional view of a memory array similar to that of FIGS. 4-6.



FIG. 8 is a diagrammatic cross-sectional view similar to that of FIG. 5, and shows another example embodiment memory array.



FIG. 9 is a three-dimensional view of another example embodiment memory array.



FIG. 10 is a three-dimensional view of another example embodiment memory array.





DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

Some embodiments include new memory arrays in which cross-point memory cells may be more tightly packed than is achieved with conventional memory arrays. Example embodiments are described with reference to FIGS. 4-10.


An example embodiment memory array 100 is shown in FIGS. 4-6. The top view of FIG. 4 shows that the memory array 100 comprises a plurality of global bitlines 110-118 that extend along a first horizontal direction, and comprises a plurality of wordlines 120-125 that extend orthogonally to the global bitlines. The cross-sectional side view of FIG. 5 shows that the wordlines of FIG. 4 are actually the top series of a stack of wordlines, with FIG. 5 showing two underlying series of wordlines; with the wordlines within one of the series being labeled as wordlines 120a-125a, and with the wordlines in the other series being labeled as wordlines 120b-125b. Accordingly, eighteen wordlines are shown in the cross-sectional view of FIG. 5. The eighteen wordlines form a two-dimensional wordline array having columns of three wordlines, and rows of six wordlines. The two-dimensional wordline array is one example of a diversity of different two-dimensional wordline arrays. Such wordline arrays will generally have at least two wordlines in each row of the array, and at least two wordlines in each column of the arrays.



FIGS. 4-6 show that vertical bitline pillars 160-182 extend upwardly from the global bitlines. The bitline pillars extend through the wordline array, and are between adjacent columns of such wordline array. The wordlines, bitlines and vertical bitline pillars comprise electrically conductive material, such as, for example, one or more of various metals, metal-containing compositions, and conductively-doped semiconductor materials.


Memory cell material 45 (only some of which is labeled) is provided between the wordlines and vertical bitline pillars; and access devices 46 (only some of which are labeled) are provided between the wordlines and the vertical bitline pillars. The memory cell material and access device provided between a wordline and a vertical bitline pillar together form a memory cell 47 (only some of which are labeled). The memory cell material 45 and access devices 46 of the example embodiment of FIGS. 4-6 may be the same as the memory cell material 45 and access devices 46 of the prior art described above in the “Background” section.


Although the memory cell material is shown to be a single homogeneous composition, it may comprise multiple discrete compositions in some applications. Also, although the access devices are shown to comprise single, homogeneous compositions, the access devices may comprise numerous discrete compositions; and often do comprise two or more different materials. Further, although only a single access device is shown in each memory cell, there may be multiple access devices in the individual memory cells. Also, although the memory cell material is shown adjacent the vertical bitline pillar, and the access device is shown adjacent the wordline, the relative orientations of the memory cell material and the access device may be reversed.


The cross-sectional view of FIG. 6 shows that some of the global bitlines 110-118 are formed at a different elevational level than others of the global bitlines. Specifically, the global bitlines include a first series containing bitlines 110, 112, 114, 116 and 118 that is formed at one elevational level, and a second series containing bitlines 111, 113, 115 and 117 that is formed at a different elevational level. The global bitlines of the first series alternate with those of the second series, as shown in FIG. 6.


In operation, each individual memory cell may be uniquely addressed by a combination of a global bitline and a wordline. For instance, a voltage differential between global bitline 116 and wordline 121 may be utilized to access the memory cell located at the intersection where wordline 121 crosses vertical bitline pillar 175. Such access may be utilized for writing to the memory cell by placing the memory cell in a specific data storage state, and for reading from the memory cell by ascertaining which data storage state the memory cell is in.


The wordlines within the two-dimensional wordline array of FIG. 5 may be considered to be arranged in a plurality of elevational planes 150-152, and accordingly the top view of FIG. 4 may be considered to be showing the uppermost elevational plane 152 of the wordline array. The memory array may be considered to also comprise the elevational planes 150-152, and each memory unit of the memory array may be considered to have an area along the elevational plane containing such memory unit. The area may be stated in terms of the minimum feature size, F, utilized to form the memory array. Such minimum feature size will be the widths of the bitlines, the widths of the wordlines, the widths of the vertical bitline pillars, and the widths of the spaces between the bitlines and wordlines if the memory array is fabricated to its absolute minimum dimensions.


The utilization of multiple elevational levels for the global bitlines enables the memory units of the example embodiment memory array of FIGS. 4-6 to be more tightly packed than were the memory units of the prior art memory array described in FIGS. 1-3.


The top view of FIG. 4 shows a rectangular perimeter around one of the memory units of the example embodiment memory array. Such perimeter has two sides that are of dimension 2F, and two sides that are of dimension F. Accordingly the memory unit has an area along elevational plane 152 of about 2F2. The area is referred to as being “about 2F2,” rather than as being absolutely 2F2 because the illustrated perimeter assumes that the memory cell material 45 and access device 46 are of negligible size. Since the memory cell material 45 and access device 46 have some physical dimension, the planar area of the memory unit cell will approach 2F2, but will not be 2F2 in an absolute mathematical sense. Alternatively, the planar area of each memory cell unit may be considered to be 2F2 if the memory cell material and access device are ignored; or in other words may be considered to be 2F2 relative to the wordlines, bitlines and spaces consumed by each memory cell unit.



FIG. 7 is a three-dimensional view of an example embodiment memory array analogous to that of FIGS. 4-6, which may assist the reader in visualizing such memory array. Identical number is utilized to label the components of FIG. 7 as was used to label the components of FIGS. 4-6. The locations of the wordlines 120-125 are indicated with arrows, but the wordlines are not shown in order to simplify the drawing.


The embodiment of FIG. 7 differs from that of FIGS. 4-6 in that the memory cell material 45 is contiguous around the vertical bitline pillars of FIG. 7, and is not contiguous around such vertical pillars in the embodiment of FIGS. 4-6. Accordingly, FIG. 7 shows a slightly different embodiment than FIGS. 4-6. The embodiment of FIG. 7 also shows the access devices 46 comprising material that is contiguous around the vertical bitline pillars. In yet other embodiments, the memory cell material may be contiguous around the vertical pillars, but the material of the access devices may be discontinuous around such pillars.


The embodiments of FIGS. 4-7 have access devices 46 adjacent memory cell material 45 in the individual memory cells 47 of the memory array. Thus, each memory cell unit comprises memory cell material and an access device. In other embodiments the access devices may be removed from the individual memory cell units to further reduce the size of the memory cell units. Specifically, the access devices may be placed in locations between the vertical pillars and the global bitlines, rather than being placed in the individual memory cell units. Accordingly, while the cross-section of FIG. 5 shows an embodiment in which the vertical bitline pillars 170-172 are ohmically connected to the global bitline 114, in other embodiments such vertical bitline pillars may be connected to the global bitline through access devices that respond non-linearly to increasing voltage (such as, for example, ovonic threshold switches). FIG. 8 shows a cross-sectional view analogous to that of FIG. 5, but shows an embodiment in which a memory array 100a has access devices 46 placed directly between the global bitline 114 and the vertical bitline pillars 170-172.


The embodiment of FIG. 8 advantageously reduces the size of the memory cells 47 by removing the access devices from such memory cells. In the embodiment of FIG. 8 the only material between the wordlines (for instance, 120-125) and the vertical bitline pillars (for instance, 170-172) is the memory cell material 45.



FIGS. 4-7 show embodiments in which all of the global bitlines are on the same side of the two-dimensional wordline array (specifically, the two dimensional array comprising the wordlines 120-125, 120a-125a and 120b-125b shown in FIG. 5). In other embodiments, some of the global bitlines may be on an opposite side of the wordline array relative to others of the global bitlines. FIG. 9 shows a three-dimensional view of a memory array 200 in which the some of the global bitlines are one side of a two-dimensional wordline array, and others of the global bitlines are on an opposing side of the wordline array. Identical numbering will be used to describe FIG. 9 as is utilized above for describing FIGS. 4-7. The wordlines 120-125, 120a-125a and 120b-125b are not all shown in FIG. 9 in order to simplify the drawing. Instead, only wordlines 121, 121a and 121b are shown, and the locations of wordlines 120, 122, 123, 124 and 125 are indicated with arrows.


The embodiment of FIG. 9 may be considered to have some of the global bitlines 110-118 formed at a different elevational level than others of the global bitlines. Specifically, the global bitlines include a first series containing bitlines 112, 114 and 116 that is formed at one elevational level (and specifically, below the wordlines in the shown embodiment), and a second series containing bitlines 111, 113, 115 and 117 that is formed at a different elevational level (and specifically, above the wordlines in the shown embodiment). The global bitlines of the first series alternate with those of the second series, as shown in FIG. 9.


In the embodiment of FIG. 9 the global bitlines of the first series are horizontally offset from the global bitlines of the second series, so that the global bitlines of the first series are not directly over the global bitlines of the second series. In other embodiments, the global bitlines of the first series may be directly over the global bitlines of the second series, as shown in FIG. 10 with reference to a memory array 300. The wordlines are not shown in FIG. 10 in order to simplify the drawing. However, locations of wordlines 120-125 are indicated with arrows.


The embodiments of FIGS. 9 and 10 may, like the embodiment of FIGS. 4-6, form an array in which the planar area of individual memory cell units is 2F2 relative to the wordlines, bitlines and spaces consumed by the individual memory cell units.


The access devices may be in the memory cells of the embodiments of FIGS. 9 and 10 as shown, or may be between the vertical bitline pillars and the global bitlines in other embodiments analogous to the embodiment of FIG. 8.


The combination of a global bitline and the vertical pillars attached thereto may be considered to form a structure analogous to a comb. In the embodiment of FIGS. 4-7, such combs may be considered to be within two series that are elevationally offset relative to one another; with one series comprising global bitlines 110, 112, 114, 116 and 118, and the other series comprising global bitlines 111, 113, 115 and 117. The combs of both series are parallel to one another and all have the vertical pillars extending in the same direction. In contrast, in the embodiments of FIGS. 9 and 10, one series of combs has the vertical pillars extending upwardly, while the other series of combs has the vertical pillars extending downwardly. For instance, the embodiment of FIG. 10 has global bitlines 111, 113, 115, and 117 within a first series of combs; and has global bitlines 112, 114, 116 and 118 within a second series of combs. The first series is exemplified by global bitline 118 and the vertical pillars 180, 181 and 182 attached thereto; while the second series is exemplified by the combination of global bitline 117 and the vertical pillars 178 and 179 attached thereto. The first series of combs has vertical pillars extending upwardly, and the second series has vertical pillars extending downwardly.


The memory arrays described herein may be incorporated into integrated circuitry, and thus may be supported by a semiconductor substrate in some applications. The memory arrays may be formed by any suitable processing.


The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.


When an element as a layer, region or substrate is referred to as being “against” another element, it can be directly against the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly against” another element, there are no intervening elements present. When an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element, or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


The term “directly over” is used to indicate vertical alignment of structures, and is distinguished from the term “over” which merely indicates that one structure is above another. Accordingly, a first structure is over a second structure if the first structure is above the second structure regardless of any lateral displacement that may exist between the first and second structures; and a first structure is “directly over” a second structure if the first structure is vertically aligned with the second structure.


If one or more substances are referred to as being “directly between” a pair of structures, the term “directly between” is used to indicate that the one or more substances are sandwiched within a gap between the two structures.


The embodiments discussed above may be utilized in electronic systems, such as, for example, computers, cars, airplanes, clocks, cellular phones, etc.


In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. A memory array comprising: a bitline pillar comprising a first side opposite a second side;a first wordline extending adjacent the first side of the bitline pillar;a second wordline extending adjacent the second side of the bitline pillar; andat least one of an access device and memory cell material surrounding an entirety of a circumferential segment of the bitline pillar.
  • 2. The memory array of claim 1 wherein the access device surrounds the entirety of the circumferential segment of the bitline pillar.
  • 3. The memory array of claim 1 wherein the memory cell material surrounds the entirety of the circumferential segment of the bitline pillar.
  • 4. The memory array of claim 1 wherein the access device and the memory cell material surround the entirety of the circumferential segment of the bitline pillar.
  • 5. The memory array of claim 1 wherein the access device is against the bitline pillar.
  • 6. The memory array of claim 1 wherein the memory cell material is against the bitline pillar.
  • 7. The memory array of claim 1 wherein: the memory cell material comprises a terminal end;the access device comprises a terminal end;the bitline pillar comprises a terminal end; andall three terminal ends are in the same plane.
  • 8. The memory array of claim 1 wherein: the memory cell material comprises a terminal end;the bitline pillar comprises a terminal end in the same plane as the terminal end of the memory cell material; andthe access device comprises a terminal end in a plane different from the plane having the terminal ends of the memory cell material and the bitline pillar.
RELATED PATENT DATA

This application is a continuation of and claims priority to U.S. patent application Ser. No. 15/996,733, filed Jun. 4, 2018, which is a continuation of and claims priority to U.S. patent application Ser. No. 15/855,939, filed Dec. 27, 2017, now U.S. Pat. No. 9,989,616, which is a continuation of and claims priority to U.S. patent application Ser. No. 15/639,423, filed Jun. 30, 2017, now U.S. Pat. No. 9,887,239, which is a continuation of and claims priority to U.S. patent application Ser. No. 15/220,316, filed Jul. 26, 2016, now U.S. Pat. No. 9,697,873, which is a continuation of and claims priority to U.S. patent application Ser. No. 13/937,994, filed Jul. 9, 2013, now U.S. Pat. No. 9,412,421, which is a divisional of and claims priority to U.S. patent application Ser. No. 13/607,681, filed Sep. 8, 2012, now U.S. Pat. No. 8,488,374, which is a divisional of and claims priority to U.S. patent application Ser. No. 12/795,565, filed Jun. 7, 2010, now U.S. Pat. No. 8,289,763, the disclosures of all are incorporated by reference herein.

US Referenced Citations (329)
Number Name Date Kind
4715685 Yaniv et al. Dec 1987 A
4964080 Tzeng Oct 1990 A
5049970 Tanaka et al. Sep 1991 A
5122476 Fazan et al. Jun 1992 A
6034882 Johnson et al. Mar 2000 A
6218696 Radius Apr 2001 B1
6432767 Torii et al. Aug 2002 B2
6524867 Yang et al. Feb 2003 B2
6552952 Pascucci Apr 2003 B2
6687147 Fricke et al. Feb 2004 B2
6693821 Hsu et al. Feb 2004 B2
6693846 Fibranz Feb 2004 B2
6717881 Ooishi Apr 2004 B2
6753561 Rinerson et al. Jun 2004 B1
6753562 Hsu et al. Jun 2004 B1
6757188 Perner et al. Jun 2004 B2
6778421 Tran Aug 2004 B2
6785159 Tuttle Aug 2004 B2
6806531 Chen et al. Oct 2004 B1
6834008 Rinerson et al. Dec 2004 B2
6873544 Perner et al. Mar 2005 B2
6905937 Hsu et al. Jun 2005 B2
6930324 Kowalski et al. Aug 2005 B2
6940113 Hsu et al. Sep 2005 B2
6946702 Jang Sep 2005 B2
6950369 Kunikiyo et al. Sep 2005 B2
6955992 Zhang et al. Oct 2005 B2
6958273 Chen et al. Oct 2005 B2
6961258 Lowrey Nov 2005 B2
6970375 Rinerson et al. Nov 2005 B2
6972211 Hsu et al. Dec 2005 B2
6985374 Yamamura Jan 2006 B2
7002197 Perner et al. Feb 2006 B2
7005350 Walker et al. Feb 2006 B2
7009278 Hsu Mar 2006 B2
7026911 Aono et al. Apr 2006 B2
7029924 Hsu et al. Apr 2006 B2
7029925 Celii et al. Apr 2006 B2
7035141 Tripsas et al. Apr 2006 B1
7046550 Reohr et al. May 2006 B1
7050316 Lin et al. May 2006 B1
7067862 Rinerson et al. Jun 2006 B2
7085167 Lee et al. Aug 2006 B2
7098438 Frazier Aug 2006 B1
7109544 Schoelesser et al. Sep 2006 B2
7123535 Kurotsuchi et al. Oct 2006 B2
7149108 Rinerson et al. Dec 2006 B2
7167387 Sugita et al. Jan 2007 B2
7180160 Ferrant et al. Feb 2007 B2
7187201 Trimberger Mar 2007 B1
7193267 Hsu et al. Mar 2007 B2
7205238 Pan et al. Apr 2007 B2
7233024 Scheuerlein et al. Jun 2007 B2
7236389 Hsu Jun 2007 B2
7247876 Lowrey Jul 2007 B2
7273791 Basceri et al. Sep 2007 B2
7323349 Hsu et al. Jan 2008 B2
7335906 Toda Feb 2008 B2
7388775 Bedeschi et al. Jun 2008 B2
7393785 Uhlenbrock et al. Jul 2008 B2
7405967 Kozicki et al. Jul 2008 B2
7459715 Toda et al. Dec 2008 B2
7459716 Toda et al. Dec 2008 B2
7465675 Gwan-Hyeob Dec 2008 B2
7473982 Aono et al. Jan 2009 B2
7489552 Kurotsuchi et al. Feb 2009 B2
7525410 Aono et al. Apr 2009 B2
7538338 Rinerson et al. May 2009 B2
7544987 Lu et al. Jun 2009 B2
7557424 Wong et al. Jul 2009 B2
7560815 Vaartstra et al. Jul 2009 B1
7570511 Cho et al. Aug 2009 B2
7639523 Celinska et al. Dec 2009 B2
7666526 Chen et al. Feb 2010 B2
7671417 Yoshida et al. Mar 2010 B2
7679812 Sasagawa et al. Mar 2010 B2
7687793 Harshfield et al. Mar 2010 B2
7687840 Shinmura Mar 2010 B2
7696077 Liu Apr 2010 B2
7700935 Kim et al. Apr 2010 B2
7727908 Ahn et al. Jun 2010 B2
7751163 Duch et al. Jul 2010 B2
7755076 Lung Jul 2010 B2
7768812 Liu Aug 2010 B2
7772580 Hofmann et al. Aug 2010 B2
7777215 Chien et al. Aug 2010 B2
7799672 Hashimoto et al. Sep 2010 B2
7807995 Mikawa et al. Oct 2010 B2
7838861 Klostermann Nov 2010 B2
7842991 Cho et al. Nov 2010 B2
7864568 Fujisaki Jan 2011 B2
7898839 Aoki Mar 2011 B2
7907436 Maejima et al. Mar 2011 B2
7910909 Kim et al. Mar 2011 B2
7948784 Kajigaya May 2011 B2
7952914 Baek et al. May 2011 B2
7990754 Azuma et al. Aug 2011 B2
8021897 Sills et al. Sep 2011 B2
8034655 Smythe et al. Oct 2011 B2
8043926 Cho et al. Oct 2011 B2
8048755 Sandhu et al. Nov 2011 B2
8094477 Maejima Jan 2012 B2
8098520 Seigler et al. Jan 2012 B2
8106375 Chen et al. Jan 2012 B2
8114468 Sandhu et al. Feb 2012 B2
8124968 Koo et al. Feb 2012 B2
8154908 Maejima et al. Apr 2012 B2
8154909 Azuma et al. Apr 2012 B2
8295077 Murooka Oct 2012 B2
8355274 Arita Jan 2013 B2
8411477 Tang et al. Apr 2013 B2
8427859 Sandhu et al. Apr 2013 B2
8431458 Sills et al. Apr 2013 B2
8436414 Tanaka et al. May 2013 B2
8536556 Fukumizu Sep 2013 B2
8537592 Liu Sep 2013 B2
8542513 Tang et al. Sep 2013 B2
8611121 Ahn et al. Dec 2013 B2
8652909 Sills et al. Feb 2014 B2
8743589 Sandhu et al. Jun 2014 B2
8791447 Liu et al. Jul 2014 B2
8854863 Liu Oct 2014 B2
9805792 Liu Oct 2017 B2
20020018355 Johnson et al. Feb 2002 A1
20020034117 Okazawa Mar 2002 A1
20020079524 Dennison Jun 2002 A1
20020098676 Ning et al. Jul 2002 A1
20020196695 Pascucci Dec 2002 A1
20030031047 Anthony et al. Feb 2003 A1
20030086313 Asao May 2003 A1
20030174042 Aono et al. Sep 2003 A1
20030174570 Oishi Sep 2003 A1
20030185049 Fricke et al. Oct 2003 A1
20030218902 Perner et al. Nov 2003 A1
20030218929 Fibranz Nov 2003 A1
20030223283 Kunikiyo Dec 2003 A1
20040002186 Vyvoda et al. Jan 2004 A1
20040090841 Perner et al. May 2004 A1
20040100835 Sugibayashi et al. May 2004 A1
20040108528 Hsu et al. Jun 2004 A1
20040124407 Kozicki et al. Jul 2004 A1
20040188714 Scheuerlein Sep 2004 A1
20040245547 Stipe Dec 2004 A1
20050001257 Schoelesser et al. Jan 2005 A1
20050014325 Aono et al. Jan 2005 A1
20050032100 Heath et al. Feb 2005 A1
20050054119 Hsu et al. Mar 2005 A1
20050122771 Chen Jun 2005 A1
20050128799 Kurotsuchi et al. Jun 2005 A1
20050161747 Lung et al. Jul 2005 A1
20050174835 Rinerson et al. Aug 2005 A1
20050180248 Schuerlein Aug 2005 A1
20050205943 Yamada et al. Sep 2005 A1
20050243844 Aono et al. Nov 2005 A1
20050250281 Ufert et al. Nov 2005 A1
20050269646 Yamada Dec 2005 A1
20050275003 Shinmura Dec 2005 A1
20050275042 Hwang Dec 2005 A1
20050287741 Ding Dec 2005 A1
20060023498 Asao Feb 2006 A1
20060027893 Meijer et al. Feb 2006 A1
20060035451 Hsu Feb 2006 A1
20060046509 Gwan-Hyeob Mar 2006 A1
20060062049 Lee et al. Mar 2006 A1
20060097238 Breuil et al. May 2006 A1
20060099813 Pan et al. May 2006 A1
20060104111 Tripsas et al. May 2006 A1
20060110878 Lung et al. May 2006 A1
20060160304 Hsu et al. Jul 2006 A1
20060170027 Lee et al. Aug 2006 A1
20060171200 Rinerson et al. Aug 2006 A1
20060181920 Ufert Aug 2006 A1
20060215445 Baek et al. Sep 2006 A1
20060258079 Lung et al. Nov 2006 A1
20060258089 Chung-Zen Nov 2006 A1
20060274593 Kurotsuchi et al. Dec 2006 A1
20060284157 Chen et al. Dec 2006 A1
20060284242 Jo Dec 2006 A1
20060286709 Lung et al. Dec 2006 A1
20070010082 Pinnow et al. Jan 2007 A1
20070015330 Li et al. Jan 2007 A1
20070019923 Sasagawa et al. Jan 2007 A1
20070034848 Liu Feb 2007 A1
20070041235 Inoue Feb 2007 A1
20070045615 Cho et al. Mar 2007 A1
20070048990 Zhuang et al. Mar 2007 A1
20070086235 Kim et al. Apr 2007 A1
20070109835 Hsu May 2007 A1
20070120124 Chen et al. May 2007 A1
20070121369 Happ May 2007 A1
20070123039 Elkins et al. May 2007 A1
20070132049 Stipe et al. Jun 2007 A1
20070165434 Lee et al. Jul 2007 A1
20070167008 Hsu et al. Jul 2007 A1
20070171706 Fuji Jul 2007 A1
20070173019 Ho et al. Jul 2007 A1
20070176261 Lung Aug 2007 A1
20070210348 Song et al. Sep 2007 A1
20070224770 Nagashima Sep 2007 A1
20070231988 Yoo et al. Oct 2007 A1
20070246795 Fang et al. Oct 2007 A1
20070257257 Cho et al. Nov 2007 A1
20070258279 Lung et al. Nov 2007 A1
20070267675 Cho et al. Nov 2007 A1
20070268739 Yoo et al. Nov 2007 A1
20070268742 Liu Nov 2007 A1
20070269683 Chen et al. Nov 2007 A1
20070278578 Yoshida et al. Dec 2007 A1
20070285965 Toda et al. Dec 2007 A1
20070295950 Cho et al. Dec 2007 A1
20080001172 Karg et al. Jan 2008 A1
20080008642 Mori et al. Jan 2008 A1
20080012064 Park et al. Jan 2008 A1
20080013363 Kim et al. Jan 2008 A1
20080014750 Nagashima Jan 2008 A1
20080026547 Yin et al. Jan 2008 A1
20080029754 Min et al. Feb 2008 A1
20080029842 Symanczyk Feb 2008 A1
20080036508 Sakamoto et al. Feb 2008 A1
20080048165 Miyazawa Feb 2008 A1
20080049487 Yoshimura et al. Feb 2008 A1
20080062740 Baek et al. Mar 2008 A1
20080070409 Park et al. Mar 2008 A1
20080073635 Kiyotoshi et al. Mar 2008 A1
20080078985 Meyer et al. Apr 2008 A1
20080080229 Choi et al. Apr 2008 A1
20080089105 Ro et al. Apr 2008 A1
20080093591 Khang et al. Apr 2008 A1
20080099753 Song et al. May 2008 A1
20080102278 Kreupl et al. May 2008 A1
20080105862 Lung et al. May 2008 A1
20080106925 Paz De Araujo et al. May 2008 A1
20080123390 Kim et al. May 2008 A1
20080157257 Bertin et al. Jul 2008 A1
20080175031 Park et al. Jul 2008 A1
20080175032 Tanaka et al. Jul 2008 A1
20080185571 Happ et al. Aug 2008 A1
20080185687 Hong et al. Aug 2008 A1
20080212361 Bertin et al. Sep 2008 A1
20080232160 Gopalakrishnan Sep 2008 A1
20080247219 Choi et al. Oct 2008 A1
20080251779 Kakoschke et al. Oct 2008 A1
20080258126 Lung Oct 2008 A1
20080259672 Lung Oct 2008 A1
20080303014 Goux et al. Dec 2008 A1
20090014706 Lung Jan 2009 A1
20090014707 Lu et al. Jan 2009 A1
20090026436 Song et al. Jan 2009 A1
20090057640 Lin et al. Mar 2009 A1
20090059644 Kijigaya et al. Mar 2009 A1
20090072217 Klosterman Mar 2009 A1
20090085121 Park et al. Apr 2009 A1
20090097295 Morimoto Apr 2009 A1
20090141547 Jin et al. Jun 2009 A1
20090168495 Aoki Jul 2009 A1
20090173930 Yasuda et al. Jul 2009 A1
20090180309 Liu Jul 2009 A1
20090207647 Maejima et al. Aug 2009 A1
20090207681 Juengling Aug 2009 A1
20090218557 Sato Sep 2009 A1
20090218558 Park et al. Sep 2009 A1
20090250681 Smythe et al. Oct 2009 A1
20090261314 Kim et al. Oct 2009 A1
20090261343 Herner et al. Oct 2009 A1
20090267047 Sasago et al. Oct 2009 A1
20090268532 DeAmbroggi et al. Oct 2009 A1
20090272959 Phatak et al. Nov 2009 A1
20090272960 Srinivasan et al. Nov 2009 A1
20090272961 Miller et al. Nov 2009 A1
20090272962 Kumar et al. Nov 2009 A1
20090273087 French et al. Nov 2009 A1
20090278109 Phatak Nov 2009 A1
20090303780 Kasko et al. Dec 2009 A1
20090315090 Weis et al. Dec 2009 A1
20090316467 Liu Dec 2009 A1
20090316474 Cho et al. Dec 2009 A1
20090317540 Sandhu et al. Dec 2009 A1
20090321878 Koo et al. Dec 2009 A1
20090323385 Scheuerlein et al. Dec 2009 A1
20100003782 Sinha et al. Jan 2010 A1
20100008163 Liu Jan 2010 A1
20100044666 Baek et al. Feb 2010 A1
20100046273 Azuma et al. Feb 2010 A1
20100061132 Fujisaki Mar 2010 A1
20100065836 Lee et al. Mar 2010 A1
20100072452 Kim et al. Mar 2010 A1
20100084741 Andres et al. Apr 2010 A1
20100085798 Lu et al. Apr 2010 A1
20100090187 Ahn et al. Apr 2010 A1
20100110759 Jin et al. May 2010 A1
20100123542 Viathyanathan et al. May 2010 A1
20100135061 Li et al. Jun 2010 A1
20100140578 Tian et al. Jun 2010 A1
20100157657 Rinerson et al. Jun 2010 A1
20100157658 Schloss et al. Jun 2010 A1
20100163820 Son Jul 2010 A1
20100163829 Wang et al. Jul 2010 A1
20100172171 Azuma et al. Jul 2010 A1
20100176368 Ko et al. Jul 2010 A1
20100178729 Yoon et al. Jul 2010 A1
20100193758 Tian et al. Aug 2010 A1
20100193761 Amin et al. Aug 2010 A1
20100193762 Hsieh et al. Aug 2010 A1
20100195371 Ohba et al. Aug 2010 A1
20100232200 Shepard Sep 2010 A1
20100237442 Li et al. Sep 2010 A1
20100243980 Fukumizu Sep 2010 A1
20100243983 Chiang et al. Sep 2010 A1
20100258782 Kuse et al. Oct 2010 A1
20100259960 Samachisa Oct 2010 A1
20100259961 Fasoli et al. Oct 2010 A1
20100259962 Tianhong et al. Oct 2010 A1
20110059576 Cho et al. Mar 2011 A1
20110128775 Maejima et al. Jun 2011 A1
20110171836 Xia Jul 2011 A1
20110205783 Murooka Aug 2011 A1
20110249486 Azuma et al. Oct 2011 A1
20110261606 Sandhu Oct 2011 A1
20110261607 Tang Oct 2011 A1
20110193044 Sandhu et al. Nov 2011 A1
20110309322 Hwang Dec 2011 A1
20120119180 Koo et al. May 2012 A1
20120140542 Liu Jun 2012 A1
20120147648 Scheuerlein Jun 2012 A1
20120164798 Sills et al. Jun 2012 A1
20120187363 Liu et al. Jul 2012 A1
20120248399 Sasago et al. Oct 2012 A1
20130021836 Liu Jan 2013 A1
20140247640 Liu Sep 2014 A1
Foreign Referenced Citations (52)
Number Date Country
1339159 Mar 2002 CN
1444284 Sep 2003 CN
1459792 Dec 2003 CN
1624803 Jun 2005 CN
101005113 Dec 2006 CN
101051670 Apr 2007 CN
101034732 Sep 2007 CN
101256831 Sep 2008 CN
101350360 Jan 2009 CN
101546602 Sep 2009 CN
101840995 Sep 2010 CN
0117045 Aug 1984 EP
1796103 Jun 2007 EP
1266513 Mar 1972 GB
2005-175457 Jun 2005 JP
2005-353779 Dec 2005 JP
2006-032729 Feb 2006 JP
2006-040981 Feb 2006 JP
2006-074028 Mar 2006 JP
2006-121044 May 2006 JP
2008-135744 Jun 2008 JP
2008-192995 Aug 2008 JP
2009-081251 Apr 2009 JP
2009-163867 Jul 2009 JP
2009-267411 Nov 2009 JP
2010-009669 Jan 2010 JP
2010-010688 Jan 2010 JP
2010-192569 Sep 2010 JP
2010-192646 Sep 2010 JP
2010-232214 Oct 2010 JP
2010-263211 Nov 2010 JP
2005-0008353 Jan 2005 KR
2003-0048421 Jun 2006 KR
2006-0087882 Aug 2006 KR
10-0751736 Aug 2007 KR
2007-0111840 Nov 2007 KR
2007-0118865 Dec 2007 KR
2009-0109804 Oct 2009 KR
2010-0078808 Jul 2010 KR
2010-0083402 Jul 2010 KR
WO 2006003620 Jan 2006 WO
WO 2008013086 Jan 2008 WO
WO 2008029446 Mar 2008 WO
WO 2009127187 Oct 2009 WO
WO 2010068221 Jun 2010 WO
WO 2010082922 Jul 2010 WO
WO 2010082923 Jul 2010 WO
WO 2010082928 Jul 2010 WO
WO 2010085241 Jul 2010 WO
WO 2010087854 Aug 2010 WO
WO 2010101340 Sep 2010 WO
WO 2010117911 Oct 2010 WO
Non-Patent Literature Citations (66)
Entry
CN CN 200880124714.6 SR Trans, dated Jul. 9, 2012, Micron Technology, Inc.
CN CN 201180027954.6 SR Trans, dated May 14, 2014, Micron Technology, Inc.
CN CN 201180057866.0 SR Trans, dated Nov. 25, 2015, Micron Technology, Inc.
CN CN 201180065042.8 SR Trans, dated May 22, 2015, Micron Technology, Inc.
EP EP 11792836 Supp Search Report, dated Dec. 16, 2013, Micron Technology, Inc.
EP EP 11834802 Search Rept Annex, dated Mar. 4, 2015, Micron Technology, Inc.
EP EP 11845727.4 Search Report, dated Nov. 20, 2014, Micron Technology, Inc.
EP EP 14171745 Extended Srch Rept, dated Mar. 13, 2015, Micron Technology, Inc.
EP EP 14171745.4 Exam Report, dated Dec. 2, 2016, Micron Technology, Inc.
WO PCT/US2008/084422 IPRP, dated Jul. 20, 2010, Micron Technology, Inc.
WO PCT/US2008/084422 Search Rept., dated Mar. 19, 2009, Micron Technology, Inc.
WO PCT/US2008/084422 Writ. Opin., dated Mar. 19, 2009, Micron Technology, Inc.
WO PCT/US2011/035601 IPRP, dated Dec. 10, 2012, Micron Technology, Inc.
WO PCT/US2011/035601 Search Rept., dated Nov. 21, 2011, Micron Technology, Inc.
WO PCT/US2011/035601 Writ. Opin., dated Nov. 21, 2011, Micron Technology, Inc.
WO PCT/US2011/051785 IPRP, dated Apr. 23, 2013, Micron Technology, Inc.
WO PCT/US2011/051785 Search Rept., dated Apr. 10, 2012, Micron Technology, Inc.
WO PCT/US2011/051785 Writ. Opin., dated Apr. 10, 2012, Micron Technology, Inc.
WO PCT/US2011/059095 IPRP, dated Aug. 4, 2013, Micron Technology, Inc.
WO PCT/US2011/059095 Search Rept., dated May 21, 2012, Micron Technology, Inc.
WO PCT/US2011/059095 Writ. Opin., dated May 21, 2012, Micron Technology, Inc.
WO PCT/US2011/066770 IPRP, dated Jun. 23, 2013, Micron Technology, Inc.
WO PCT/US2011/066770 Search Rept., dated Sep. 11, 2012, Micron Technology, Inc.
WO PCT/US2011/066770 Writ. Opin., dated Sep. 11, 2012, Micron Technology, Inc.
WO PCT/US2012/021168 Search Rept., dated Jul. 24, 2012, Micron Technology, Inc.
WO PCT/US2012/021168 Writ. Opin., dated Jul. 24, 2012, Micron Technology, Inc.
TW TW 097147549 Search Rept Trans, dated May 20, 2013, Micron Technology, Inc.
TW TW 100119681 Search Rept Trans, dated Aug. 18, 2013, Micron Technology, Inc.
TW TW 100119681 Search Rept Trans, dated Oct. 30, 2013, Micron Technology, Inc.
TW TW 100142963 Search Rept Trans, dated Aug. 13, 2014, Micron Technology, Inc.
TW TW 101102280 Search Rept Trans, dated Aug. 25, 2014, Micron Technology, Inc.
Baek et al., “Multi-Layer Cross-Point Binary Oxide Resistive Memory (OxRRAM) for Post-NAND Storage Application”, IEEE 2005, United States, 4 pages.
Bedeschi et al., “A Bipolar-Selected Phase Change Memory Featuring Multi-Level Cell Storage”, IEEE Journal of Solid-State Circuits vol. 44, No. 1, Jan. 2009, United States, pp. 217-227.
Chen et al., “Non-Volatile Resistive Switching for Advanced Memory Applications”, IEEE, 2005, United States, 4 pages.
Chen et al., “Perovskite RRAM Devices with Metal/Insulator/PCOM/Metal Heterostructures”, IEEE, 2005, United States, pp. 125-128.
Choi et al., “Defect Structure and Electrical Properties of Single-Crystal Ba0.03SR0.97TiO3”, Journal of the American Ceramic Society vol. 71, No. 4, 1988, United Kingdom, pp. 201-205.
Courtade et al., “Microstructure and Resistance Switching in NiO Binary Oxide Films Obtained from Ni Oxidation”, IEEE, 2006, United States, pp. 94-99.
Higaki et al., “Effects of Gas Phase Absorption into Si Substrates on Plasma Doping Process”, IEEE 33rd Conference on European Solid-State Device Research, Sep. 16-18, 2003, Portugal, 4 pages.
Ho et al., “A Highly Reliable Self-Aligned Graded Oxide WOx Resistance Memory: Conduction Mechanisms and Reliability”, IEEE 2007 Symposium on VLSI Technology Digest of Technical Papers, Kyoto, pp. 228-229.
Hosoi et al., “High Speed Unipolar Switching Resistance RAM (RRAM) Technology”, IEEE International Electron Devices Meeting, Dec. 2006, United States, 4 pages.
Hudgens et al., “Overview of Phase-Change Chalcogenide Nonvolatile Memory Technology”, MRS Bulletin, Nov. 2004, United States, pp. 829-832.
Ignatiev et al., “Resistance Non-volatile Memory-RRAM”, Materials Research Society Symposium Proceedings vol. 997, 2007, United States, 9 pages.
Karg et al., “Nanscale Resistive Memory Device using SrTiO3 Films”, IEEE, 2007, United States, pp. 68-70.
Kau et al., “A Stackable Cross Point Phase Change Memory”, IEEE, 2009, United States, pp. 27.1.1-27.1.4.
Komori et al., “Disturbless Flash Memory due to High Boost Efficiency on BiCS Structure and Optimal Memory Film Stack for Ultra High Density Storage Device”, IEEE International Electron Devices Meeting, Dec. 15-17, 2008, United States, pp. 851-854.
Kooij et al., “Photoselective Metal Deposition on Amorphous Silicon p-i-n Solar Cells”, Electrochemical Society Letters, Journal of the Electrochemical Society vol. 44, No. 10, Oct. 1997, United States, pp. L271-L272.
Kozicki et al., “Non-Volatile Memory Based on Solid Electrolytes”, IEEE Non-Volatile Memory Technology Symposium, Nov. 15-17, 2004, United States, 8 pages.
Kozicki, “Memory Devices Based on Solid Electrolytes”, Materials Research Society Symposium Proceedings vol. 997, 2007, United States, 10 pages.
Lee et al., “2-Stack 1D-1R Cross-Point Structure with Oxide Diodes as Switch Elements for High Density Resistance RAM Applications”, IEEE, 2007, United States, pp. 771-774.
Lee et al., “Resistance Switching of Al Doped ZnO for Non Volatile Memory Applications”, IEEE 21st Non-Volatile Semiconductor Memory Workshop, 2006, United States, 2 pages.
Lin et al., “Effect of Top Electrode Material on Resistive Switching Properties of ZrO2 Film Memory Devices”, IEEE Electron Device Letters vol. 28, No. 5, May 2007, United States, pp. 366-368.
Meyer et al., “Oxide Dual-Layer Memory Element for Scalable Non-Volatile Cross-Point Memory Technology”, IEEE, 2008, United States, 5 pages.
Miyashita et al., “A Novel Bit-Line Process using Poly-Si Masked Dual-Damascene (PMDD) for 0.13 μm DRAMs and Beyond”, IEEE, 2000, United States, pp. 15.4.1-15.4.4
Muller et al., “Emerging Non-Volatile Memory Technologies”, IEEE, 2003, United States, pp. 37-44.
Oh et al., “Full Integration of Highly Manufacturable 512Mb PRAM based or 90nm Technology”, IEEE, 2006, United States, 4 pages.
Pein et al., “Performance of the 3-D PENCIL Flash EPROM Cell and Memory Array”, IEEE Transaction on Electron Devices vol. 42, No. 11, Nov. 1995, United States, pp. 1982-1991.
Pellizzer et al., “A 90nm Phase Change Memory Technology for Stand-Alone Non-Volatile Memory Applications”, IEEE Symposium on VLSI Technology 2006 Digest of Technical Papers, United States, 2 pages. Abstract Only.
Pirovano et al., “Self-Aligned μTrench Phase-Change Memory Cell Architecture for 90nm Technology and Beyond”, IEEE 37th European Solid State Device Research Conference, Sep. 11-13, 2007, Munich, 1 page. Abstract Only.
Scheck et al., “Selective Metal Electrodeposition Through Doping Modulation of Semiconductor Surfaces”, Applied Physics Letters vol. 86, 2005, United States, 3 pages.
Wikipedia, Despotuli et al., “Programmable Metallization Cell”, Dec. 11, 2007, Place of Publication: Internet, pp. 1-4.
Wikipedia; “Programmable Metallization Cell”, Dec. 11, 2007; Downloaded Dec. 13, 2011; http://en.wikipedia.org/wiki/Programmable_metallization_cell. 4 pages.
Wuttig, “Phase-Change Materials: Towards a Universal Memory?”, Nature Materials vol. 4, Apr. 2005, United Kingdom, pp. 265-266.
Xiang et al., “Characterization of AlGaN/GaN p-n Diodes with Selectively Regrown n-AlGaN by Metal-Organic Chemical-Vapor Deposition and its Application to GaN-Based Bipolar Transistors”, Journal of Applied Physics vol. 97, 2005, United States, 4 pages.
Yih et al., “SiC/Si Heterojunction Diodes Fabricated by Self-Selective and Blanket Rapid Thermal Chemical Vapor Deposition”, IEEE Transactions on Electron Devices vol. 41, No. 3, Mar. 1994, United States, pp. 281-287.
Yoon et al., “Vertical Cross-Point Resistance Change Memory for Ultra-High Density Non-Volatile Memory Applications”, IEEE Symposium on VLSI Technology Digest of Technical Papers, Jun. 16-18, 2009, United States, pp. 26-27.
Yu et al., “Structure Effects on Resistive Switching of Al/TiOx/A1 Devices for RRAM Applications” IEEE Electron Device Letters vol. 29, No. 4, Apr. 2008, United States, pp. 331-333.
Related Publications (1)
Number Date Country
20190178969 A1 Jun 2019 US
Divisions (2)
Number Date Country
Parent 13607681 Sep 2012 US
Child 13937994 US
Parent 12795565 Jun 2010 US
Child 13607681 US
Continuations (5)
Number Date Country
Parent 15996733 Jun 2018 US
Child 16280588 US
Parent 15855939 Dec 2017 US
Child 15996733 US
Parent 15639423 Jun 2017 US
Child 15855939 US
Parent 15220316 Jul 2016 US
Child 15639423 US
Parent 13937994 Jul 2013 US
Child 15220316 US