Claims
- 1. A method for manufactoring a semiconductor device, comprising the steps of:
- (a) forming a gate insulating film on a surface of a silicon substrate, and a gate electrode on said gate insulation film;
- (b) forming a source region and a drain region by doping said substrate with an impurity which has a conductivity type opposite to a conductivity type of said silicon substrate;
- (c) forming an insulating layer on said substrate and etching the insulating layer by an anistropic etching thus leaving the self-aligned insulating layer on the side walls of said gate electrode;
- (d) forming a self-aligned metal layer on a region on which an insulating film is not formed, said region including said source region and said drain region; and
- (e) forming electrodes which are connected to the source region,drain region and gate electrode.
- 2. A method according to claim 1, wherein said anisotropic etching method is reactive ion etching or sputtering etching.
- 3. A method according to claim 2, further including the step of etching a surface of said silicon substrate which is exposed by the anisotropic etching method.
- 4. A method according to claim 1, further including the step of performing phosphorus gettering in an atmosphere at high temperature containing phosphorus, after said insulating film is formed to cover the entire surface of the substrate.
- 5. A method according to claim 1, wherein said gate electrode is a polycrystalline silicon layer in which an impurity of high concentraiton is doped, and step (c) includes oxidation in a wet or stream atmosphere, etching, and leaving an oxide film only on the side surface of said gate electrode.
- 6. A method according to claim 1, wherein step (d) includes the steps of heating said silicon substrate at a temperature lower than a temperature for forming an alloy of the silicon and metal, surrounding said silicon substrate with a metal halide gas and a reducing gas, and depositing a metal film on the exposed surface of said silicon substrate.
- 7. A method according to claim 1, wherein the metal is a member selected from the group consisting of W, Pd, Pt, Ni, Mo, Nd and Ta.
- 8. A method according to claim 1, further comprising the steps of doping said substrate with an impurity which has a conductivity type opposite to a conductivity type of said silicon substrate at a dose higher than that in the doping in step (b).
- 9. A method for manufactoring a semiconductor device, comprising the steps of:
- (a) forming a gate insulating film on a surface of a silicon substrate, and a gate electrode on said gate insulation film;
- (b) forming a source region and a drain region by doping said substrate with an impurity which has a conductivity type opposite to a conductivity type of said silicon substrate;
- (c) forming an insulating layer on said substrate and etching the insulating layer by an anistropic etching thus leaving the self-aligned insulating layer on the side walls of said gate electrode;
- (d) forming a self-aligned metal silicide layer on a region on which an insulating film is not formed, said region including said source region and said drain region; and
- (e) forming electrodes which are connected to the source region, drain region and gate electrode.
Priority Claims (4)
Number |
Date |
Country |
Kind |
55-174653 |
Dec 1980 |
JPX |
|
56-9085 |
Jan 1981 |
JPX |
|
56-9087 |
Jan 1981 |
JPX |
|
56-117052 |
Jul 1981 |
JPX |
|
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 06/645,536 filed Aug. 29, 1984, which issued as U.S. Pat. No. 4,622,735, which was a continuation of U.S. Application Ser. No. 06/328,533 filed Dec. 8, 1981, now abondoned.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2358750 |
Jul 1977 |
FRX |
Non-Patent Literature Citations (3)
Entry |
Kircher et al., "Interconnection Method for Integrated Circuit" I.B.M. Tech. Discl. Bull., vol. 13, No. 2, Jul. 1970, p. 436. |
I.B.M. Tech. Discl. Bull., vol. 21, No. 3, Aug. 1978, pp. 2150-2151. |
Nikkei Electronics, Sep. 1, 1980, pp. 62-65. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
645536 |
Aug 1984 |
|
Parent |
328533 |
Dec 1981 |
|