1. Field of the Invention
The present invention relates to methods of fabricating a semiconductor device, and, more particularly, to a method of fabricating a semiconductor package structure having a chip attach into a package substrate.
2. Description of Related Art
Followed by the flourishing development of electronic industries, electronic products are designed to meet the low-profile, compact-size, high integration and multi-function requirements. In order to satisfy the packaging requirement of package structures, such as high integration and miniaturization, in addition to installing a ball grid array (BGA) onto a package substrate, the package form develops from wire-bonding package to flip-chip (FC) package, wherein such kind of package member may prevent the gold wires from occupying spaces and thus effectively decrease the size of a semiconductor device as a whole while enhancing the electrical function.
However, in the method of fabricating the flip-chip package structure according to the prior art, the soldering process and the underfill filling process have to be performed sequentially. As a result, the material cost is increased due to the use of the solder material, and the process becomes more complicated.
Hence, it has substantially become an issue to be solved immediately at the present time that how to overcome the above-mentioned problem of the manufacturing method in the art.
In view of the above-mentioned problems of the prior art, the present invention provides a method of fabricating a semiconductor package structure, comprising: providing a chip having an active surface and a plurality of conductive bumps formed on the active surface, and a base substrate having an underfill layer formed on a surface thereof; attaching the active surface of the chip to the underfill layer, such that the conductive bumps are embedded in the underfill layer; removing the base substrate to expose the underfill layer; and attaching the chip to a package substrate via the underfill layer, such that the chip is electrically connected to the package substrate by the conductive bumps.
In an embodiment of the present invention, the base substrate is removed by a peeling process. In order to readily peel the substrate, the binding force between the substrate material and the underfill layer is properly less than that between the active surface of the chip and the underfill layer.
In an embodiment of the present invention, a release layer is further formed between the base substrate and the underfill layer, such that the substrate is removed by peeling the release layer.
In the method according to the present invention, since the underfill layer protects the active surface of the chip, and the substrate can provide steady bearing and supporting performance, the non-active surface of the chip can be further polished prior to the removal of the base substrate.
In addition, the steps of attaching the chip to the package substrate via the underfill layer include heating and melting the underfill layer, for the conductive bumps to be electrically connected to the package substrate, and curing the underfill layer. Certainly, a packaging encapsulant may be further formed on the package substrate so as to encapsulate the chip.
Therefore, the method of fabricating the semiconductor package structure of the present invention attaches the underfill layer to the active surface of the chip first and then attaches the chip on the package substrate via the underfill layer. Compared to the prior art, the present invention not only has no need of performing a soldering process but also decreases material cost to thereby simplify the fabrication process.
The following specific embodiments are provided to illustrate the implementation way of the present invention, other advantages and effects can be apparently understood by one skilled in the art by the disclosure of this specification.
It has to be illustrated that the structures, proportions, sizes depicted in the accompanying figures of the specification merely cooperate with the disclosure of the specification so as to provide for one skilled in the art to understand and read rather than restricting an implementable limitation of the present invention, and do not constitute any substantial technical meaning. Any variations or alterations to the structures, proportional relations or sizes should be encompassed within the scope of the disclosure without affecting the effect generated by and the purpose achieved by the present invention.
Please referring to
As illustrated in
As illustrated in
In another embodiment of the present invention, a release layer 211 is further formed between the base substrate 21 and the underfill layer 210, as illustrated in FIG. 2B′.
As illustrated in
As illustrated in
As illustrated in FIG. 2D′, if a removal process is performed with the structure shown in FIG. 2B′, then the base substrate 21 is removed along with peeling off the release layer 211.
As illustrated in
The method of fabricating the semiconductor package structure according to the present invention combines the underfill layer 210 on the active surface 20a of the chip 20, and then provides the underfill layer 210 on the package substrate 22. Compared with the prior art, the present invention not only has no need of performing the soldering process and forming the underfill layer after soldering but also decreases material cost to simplify process steps.
The above-mentioned embodiments are used to exemplarily illustrate the principles of the present invention and the effects thereof rather than restricting the present invention. One skilled in the art could modify the above-mentioned embodiments without violating the spirit and scope of the present invention. Hence, the protection scope of the present invention should be listed as the latter-mentioned claims.
Number | Date | Country | Kind |
---|---|---|---|
100106344 | Feb 2011 | TW | national |