Claims
- 1. A method of fabricating a semiconductor device having a gate lead-out region and a MISFET-forming region, comprising the steps of:forming a trench in said MISFET-forming region in a semiconductor substrate; forming a gate oxide film of said MISFET in said trench; forming a gate electrode of said MISFET over said gate oxide film; and forming a first conductive film over said semiconductor substrate in said gate lead-out region; wherein the top surface of said gate electrode is lower than the top surface of said semiconductor substrate in said gate lead-out region, and wherein said gate electrode is electrically connected with said first conductive film.
- 2. A method of fabricating a semiconductor device according to claim 1, wherein said gate electrode and first conductive film include polycrystalline silicon.
- 3. A method of fabricating a semiconductor device according to claim 1, further comprising the steps of:forming a first insulation film over said first conductive film; and forming a second conductive film over said first insulation film; wherein said first and second conductive films are electrically connected together.
- 4. A method of fabricating a semiconductor device having a gate lead-out region and a MISFET-forming region, comprising the steps of:forming a plurality of trenches in said MISFET-forming region in a semiconductor substrate; forming gate oxide films of said MISFETs in said trenches; forming gate electrodes of said MISFETs over said gate oxide films; and forming a first conductive film over said semiconductor substrate in said gate lead-out region; wherein the top surface of said gate electrodes is lower than the top surface of said semiconductor substrate in said gate lead-out region; wherein said plurality of gate electrodes are electrically connected with said first conductive film; and wherein said plurality of gate electrodes are disposed in parallel with each other.
- 5. A method of fabricating a semiconductor device according to claim 4, wherein said plurality of gate electrodes are electrically connected together.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-232425 |
Aug 1997 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 10/106,364, filed Mar. 27, 2002 now U.S. Pat. No. 6,512,265 (now allowed) which is a continuation application of U.S. Ser. No. 09/957,041, filed Sep. 21, 2001 (now U.S. Pat. No. 6,410,959), which is a divisional application of U.S. Ser. No. 09/621,620, filed Jul. 21, 2000 (now U.S. Pat. No. 6,307,231), which is a divisional application of U.S. Ser. No. 09/137,508, filed Aug. 20, 1998 (now U.S. Pat. No. 6,168,996)
US Referenced Citations (14)
Foreign Referenced Citations (4)
Number |
Date |
Country |
666590 |
Aug 1995 |
EP |
4-17371 |
Jan 1992 |
JP |
7-245400 |
Sep 1995 |
JP |
9-129877 |
May 1997 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10/106364 |
Mar 2002 |
US |
Child |
10/325915 |
|
US |
Parent |
09/957041 |
Sep 2001 |
US |
Child |
10/106364 |
|
US |