Claims
- 1. A method of manufacturing a semiconductor device having a gate lead-out region and a MISFET-forming region, comprising the steps of:forming a trench in said MISFET-forming region of a major surface of a semiconductor substrate; forming a gate insulating film of a MISFET in said trench; forming a conductive film over an entire area of said major surface of said substrate such that said trench is filled by said conductive film through said gate insulating film and such that said conductive film is formed over a gate lead-out region of said major surface of said substrate; and selectively etching said conductive film to form a gate electrode in said trench and to form a gate lead-out electrode over said gate lead-out region such that said gate lead-out electrode is integrally formed with said gate electrode, wherein the top surface of said gate electrode is lower than the top surface of said semiconductor substrate in said gate lead-out region.
- 2. A method according to claim 1, wherein said conductive film is formed by a CVD method.
- 3. A method according to claim 1, wherein before said selectively etching step, a surface of said conductive film is flattened.
- 4. A method of manufacturing a semiconductor device, comprising the steps of:forming a trench in a MISFET-forming region of a major surface of a semiconductor substrate such that said trench is not formed in a gate lead-out region of said major surface of said substrate; forming a gate insulating film of a MISFET in said trench; forming a conductive film over an entire major surface of said substrate such that said trench is filled by said conductive film through said gate insulating film and such that said conductive film is formed over said gate lead-out region; and selectively etching said conductive film to form a gate electrode in said trench and to form a gate lead-out electrode over said gate lead-out region such that said gate lead-out electrode is integrally formed with said gate electrode, wherein the top surface of said gate electrode is lower than the top surface of said semiconductor substrate in said gate lead-out region.
- 5. A method according to claim 4, wherein said conductive film is formed by a CVD method.
- 6. A method according to claim 4, wherein before said selectively etching step, a surface of said conductive film is flattened.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-232425 |
Aug 1997 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 10/325,915, filed Dec. 23, 2002 now U.S. Pat. No. 6,720,220; which is a continuation application of U.S. Ser. No. 10/106,364, filed Mar. 27, 2002, now U.S. Pat. No. 6,512,265; which is a continuation application of U.S. Ser. No. 09/957,041, filed Sep. 21, 2001, now U.S. Pat. No. 6,410,959; which is a divisional application of U.S. Ser. No. 09/621,620, filed Jul. 21, 2000, now U.S. Pat. No. 6,307,231; which is a divisional application of U.S. Ser. No. 09/137,508, filed Aug. 20, 1998, now U.S. Pat. No. 6,168,996.
US Referenced Citations (21)
Foreign Referenced Citations (4)
Number |
Date |
Country |
666590 |
Aug 1995 |
EP |
04-017371 |
Jan 1992 |
JP |
07-245400 |
Sep 1995 |
JP |
09-129877 |
May 1997 |
JP |
Continuations (3)
|
Number |
Date |
Country |
Parent |
10/325915 |
Dec 2002 |
US |
Child |
10/785103 |
|
US |
Parent |
10/106364 |
Mar 2002 |
US |
Child |
10/325915 |
|
US |
Parent |
09/957041 |
Sep 2001 |
US |
Child |
10/106364 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/621620 |
Jul 2000 |
US |
Child |
09/957041 |
|
US |