Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:
- forming an insulating layer on a substrate;
- patterning said insulating layer; and
- forming a first conductive layer of a first material on said substrate and simultaneously forming a second conductive layer of said first material on said insulating layer by a directional chemical vapor deposition.
- 2. A method according to claim 1, wherein said first conductive layer is separated from said second conductive layer.
- 3. A method according to claim 1, further comprising the step of removing said second conductive layer.
- 4. A method according to claim 3, wherein the step of removing said second conductive layer is carried out by an etching-back method selected from the group consisting of mirror-surface polishing and reactive ion etching.
- 5. A method according to claim 3, wherein the step of removing said second conductive layer is carried out by lifting-off said second conductive layer on said insulating layer.
- 6. A method according to claim 3, wherein said first conductive layer serves as a wiring layer.
- 7. A method according to claim 1, wherein said first conductive layer serves as a first wiring layer and said second conductive layer serves as a second wiring layer.
- 8. A method according to claim 1, wherein negative bias is applied to said substrate in said directional chemical vapor deposition.
- 9. A method of manufacturing a semiconductor device, comprising the steps of:
- forming an insulating layer on a substrate;
- patterning said insulating layer;
- forming a gate insulating film on an exposed portion of said substrate;
- forming a first conductive layer of a first material on said gate insulating film and simultaneously forming a second conductive layer of said first material on said insulating layer by a directional chemical vapor deposition;
- removing said insulating layer to lift-off said second conductive layer on said insulating layer; and
- directionally diffusing an impurity in the substrate using said first conductive layer as a mask to form source and drain regions.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-32689 |
Feb 1990 |
JPX |
|
3-016586 |
Feb 1991 |
JPX |
|
Parent Case Info
This application is a Continuation of Ser. No. 0/798,422, filed on Nov. 25, 1992, now abandoned, which was a Division of application Ser. No. 07/654,895, filed on Feb. 13, 1991, now U.S. Pat. No. 5,192,714.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
58-4947 |
Jan 1983 |
JPX |
59-144151 |
Aug 1984 |
JPX |
61-137344 |
Jun 1986 |
JPX |
2-307221 |
Feb 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
654895 |
Feb 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
981422 |
Nov 1992 |
|