Methods of forming gated devices.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Integrated memory is usually fabricated in one or more arrays of individual memory cells. The memory cells are configured to retain or store information in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
Gated devices may be utilized in memory and other integrated circuitry. Example gated devices are field effect transistors (FETs), gated bipolar junction transistors (gated BJTs) and gated thyristors. The processing utilized for fabrication of gated devices can be complex. Such complexities can be problematic in semiconductor fabrication processes in that they may increase costs, reduce throughput, and create risks of misalignment or other errors. Accordingly, it is desired to develop new methods of fabricating gated devices.
Some embodiments include new methods of forming gated devices. A couple of example gated devices are shown in
The transistor 10 of
Gate dielectric material 20 is along sidewalls of pillar 12, and electrically conductive gate material 22 is along the gate dielectric and adjacent doped region 16. The gate material 22 forms gatelines 24 that may extend in and out of the page relative to the cross-section of
The transistor 10 of
The thyristor 30 of
Gate dielectric material 20 is along sidewalls of pillar 32, and electrically conductive gate material 22 is along the gate dielectric and adjacent doped region 36. The gate material 22 forms gatelines 24 that may extend in and out of the page relative to the cross-section of
An example embodiment method which may be utilized for forming gated devices of the types described with reference to
Referring to
The semiconductor material 52 may comprise, consist essentially of, or consist of monocrystalline silicon, and may be referred to as a semiconductor substrate, or as a portion of a semiconductor substrate. The terms “semiconductive substrate,” “semiconductor construction” and “semiconductor substrate” mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. In some embodiments, the semiconductor material 52 may be part of a semiconductor substrate containing one or more materials associated with integrated circuit fabrication. In such embodiments, such materials may correspond to one or more of refractory metal materials, barrier materials, diffusion materials, insulator materials, etc.; and may be part of one or more integrated levels within or below the illustrated material 52. In some embodiments, the bottom of material 52 may comprise a plurality of electrically conductive bitlines, as discussed below with reference to
The material 52 of
A patterned mask 57 is formed over material 56, with such mask having masking features 58 and 60. The features 58 and 60 are lines extending primarily along a direction of an illustrated axis 5. In the shown embodiment, the lines are straight and extend exactly along axis 5. In other embodiments, the lines may be curved or wavy, but may still extend primarily along the direction of axis 5.
The patterned mask 57 may comprise any suitable material, such as a photolithographically-patterned photoresist and/or materials patterned utilizing pitch-multiplication methodologies. Accordingly, the lines 58 and 60 may have lithographic dimensions in some embodiments, and may have sub-lithographic dimensions in other embodiments.
Referring to
The patterned upper region of the semiconductor material 52 comprises walls 66 and 68 which extend primarily along the direction of axis 5; and such walls are spaced from one another by a trench 70 which also extends primarily along the direction of axis 5. Although
Referring to
Referring to
Referring to
The gate dielectric 78 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of silicon dioxide and/or any of various suitable high-k dielectric materials.
The electrically conductive gate material 80 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of or consist of one or more of various metals (for instance, titanium, tungsten, etc.), metal-containing compounds (for instance, metal silicides, metal nitrides, metal carbides, etc.), and conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.).
Referring to
The gatelines 81-84 have heights H. Such heights may be tailored by the type and duration of the etch utilized to form the gatelines.
Protective material 86 is formed over the gatelines; and in the shown embodiment is formed within trenches 69-71 and over walls 66 and 68. The protective material may protect the gatelines 81-84 from being exposed to oxidative materials in subsequent processing, and may comprise any suitable composition or combination of compositions. In some embodiments, the protective material 86 may comprise, consist essentially of, or consist of silicon nitride. The protective material 86 may be omitted in some embodiments, such as embodiments in which the gatelines will not be exposed to oxidative conditions in the absence of protective material 86.
In some embodiments, the protective material 86 may be considered to narrow trenches 69-71.
Referring to
Referring to
Referring to
Referring to
Referring to
In some embodiments, the lines 94 and 96 may be considered to be comprised by a second patterned mask which extends over the first patterned mask comprising lines 62 and 64, over the walls 66 and 68, and over the dielectric material 88. In some embodiments, materials 90 and 92 may be considered to be patterned into first and second carbon-containing masks, respectively.
Referring to
The etching into material 52 is conducted for suitable duration and under suitable conditions so that the pillars (for instance, pillars 100 and 102) have bottom regions 103 below the gatelines 81-84, and in the shown embodiment have bottom regions below the steps 75-77.
Referring to
Referring to
Referring to
The pillars 100, 102, 104 and 106 may be appropriately doped to be incorporated into gated devices, such as, for example, transistors or thyristors. For instance,
The pillars 100 and 102 are shown to be electrically connected to a bitline 130 that extends under the pillars in the shown embodiment (the bitline could be over the pillars 100 and 102 in other embodiments). The bitline may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of various metals (for instance, titanium, tungsten, etc.), metal-containing compounds (for instance, metal silicides, metal nitrides, metal carbides, etc.), and conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.). For instance, the bitline may comprise a conductively-doped region of semiconductor material 52. The bitline may be formed at any suitable processing stage; and in some embodiments may be formed prior to the processing stage of
The upper doped regions 18 of pillars 100 and 102 are shown to be electrically connected to devices 140 and 142, respectively. In some embodiments, such devices may be capacitors. In such embodiments, the transistors 120 and 122 and the capacitors 140 and 142 may be part of a DRAM array. In other embodiments, the devices 140 and 142 may be other circuit elements suitable for forming other types of memory arrays and/or logic arrays utilizing transistors 120 and 122.
The pillars 100 and 102 are shown to be electrically connected to the bitline 130 that extends under the pillars in the shown embodiment (the bitline could be over the pillars 100 and 102 in other embodiments). The gatelines 83 and 84 are shown to be paired together to form the wordline 132 extending in and out of the page relative to the cross-sectional view of
The upper doped regions 40 of pillars 100 and 102 are shown to be electrically connected to devices 160 and 162, respectively. The devices 160 and 162 may be any circuit elements suitable for forming memory arrays and/or logic arrays utilizing thyristors 150 and 152.
The electronic devices discussed above may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.
The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.
When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present. When a structure is referred to as being “connected” or “coupled” to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being “directly connected” or “directly coupled” to another structure, there are no intervening structures present.
For purposes of interpreting this disclosure and the claims that follow, a first material is considered to be “selectively removed” (or “selectively etched’) relative to a second material if the first material is removed at a faster rate than the second material; which can include, but is not limited to, embodiments in which the first material is removed under conditions which are 100 percent selective for the first material relative to the second material.
Some embodiments include a method of forming gated devices. An upper region of a semiconductor material is patterned into a plurality of walls that extend primarily along a first direction. The walls are spaced from one another by trenches that extend primarily along the first direction. Steps are formed along bottoms of the trenches, and gatelines are formed on the steps and along lower regions of the walls. After the gatelines are formed, the walls are patterned into spaced-apart pillars that have bottom regions below the gatelines.
Some embodiments include a method of forming gated devices. A first patterned mask is formed over a semiconductor material. The first patterned mask comprises a series of first lines extending primarily along a first direction. A pattern is transferred from the first patterned mask into the semiconductor material to form a plurality of walls that extend primarily along the first direction. The walls are spaced from one another by trenches that extend primarily along the first direction. First dielectric material steps are formed along bottoms of the trenches. Gate dielectric is formed along the walls. Gate material is formed over the steps and is spaced from the walls by the gate dielectric. The gate material is etched to form gatelines along lower regions of the walls. Second dielectric material is formed within the trenches and over the gatelines. A second patterned mask is formed over the walls and the second dielectric material. The second patterned mask comprises a series of second lines that extend primarily along a second direction that intersects the first direction. A pattern is transferred from the second patterned mask through the walls to pattern the walls into spaced-apart pillars having bottom regions below the gatelines.
Some embodiments include a method of forming gated devices. A first patterned mask is formed over a monocrystalline silicon substrate. The first patterned mask comprises a series of first lines that extend primarily along a first direction. A pattern is transferred from the first patterned mask into monocrystalline silicon of the substrate to form a plurality of walls that extend primarily along the first direction. The walls are spaced from one another by trenches that extend primarily along the first direction. First dielectric material steps are formed along bottoms of the trenches. Gate dielectric is formed along the walls. Gate material is formed over the steps and is spaced from the walls by the gate dielectric. The gate material is etched to form gatelines along lower regions of the walls. Second dielectric material is formed within the trenches and over the first patterned mask. The second dielectric material is recessed to a level below the first patterned mask to open upper regions of the trenches and expose upper regions of the walls. Carbon-containing material is formed within the upper regions of the trenches. A second patterned mask is formed over the first patterned mask and the carbon-containing material. The second patterned mask comprises a series of second lines that extend primarily along a second direction that intersects the first direction. A pattern is transferred from the second patterned mask through the first patterned mask and the walls to pattern the walls into spaced-apart pillars having bottom regions below the gatelines.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation of U.S. patent application Ser. No. 14/601,435, which was filed Jan. 21, 2015, which issued as U.S. Pat. No. 9,142,460, and which is hereby incorporated herein by reference; which resulted from a continuation of U.S. patent application Ser. No. 13/652,305, which was filed Oct. 15, 2012, which issued as U.S. Pat. No. 8,962,465 and which is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5874760 | Burns, Jr. et al. | Feb 1999 | A |
6653174 | Cho et al. | Nov 2003 | B1 |
8962465 | Pozzi | Feb 2015 | B2 |
9142460 | Pozzi | Sep 2015 | B2 |
20020094619 | Mandelman et al. | Jul 2002 | A1 |
20080003774 | Baek | Jan 2008 | A1 |
20110223731 | Chung et al. | Sep 2011 | A1 |
20120223369 | Gupta et al. | Sep 2012 | A1 |
20120228629 | Nemati et al. | Sep 2012 | A1 |
20140008721 | Filippini et al. | Jan 2014 | A1 |
Entry |
---|
Tzeng et al., “Dry Etching of Silicon Materials in SF6 Based Plasmas”, J. Electrochem. Soc., 1987 vol. 134, issue 9, pp. 2304-2309. |
Number | Date | Country | |
---|---|---|---|
20150364379 A1 | Dec 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14601435 | Jan 2015 | US |
Child | 14836130 | US | |
Parent | 13652305 | Oct 2012 | US |
Child | 14601435 | US |