As packing technology moves towards increasing miniaturization, such techniques as forming through mold interconnect (TMI) structures may be employed, wherein the integration of two separately packaged die to form a larger, overall package may be achieved. For example, in package on package (PoP) structures, a first packaged die may be coupled with a second packaged die by the use of solder ball connections between the two packaged die, which may be located within a TMI opening.
While the specification concludes with claims particularly pointing out and distinctly claiming certain embodiments, the advantages of these embodiments can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the methods and structures may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the embodiments. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the embodiments. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the embodiments. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the embodiments is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals may refer to the same or similar functionality throughout the several views.
Methods and associated structures of forming and utilizing microelectronic package structures, such as package devices, are presented. Those methods/structures may include providing a substrate with a first die disposed thereon, wherein a trench may be formed between the first die and a through mold interconnect (TMI) structure. The trench serves to prevent the flow of a flux material that may be disposed within the TMI structure.
In an embodiment, the at least one interconnect structure 102 may comprise any type of interconnect structure 102, such as ball grid array (BGA) interconnects and land grid array (LGA) interconnects, for example. In an embodiment, the interconnect structures 102 may be located proximate to an edge region 101/periphery of the first substrate 100. In an embodiment, a first die 104 may be placed on the first substrate 100, and may be located adjacent the interconnect structures 102 (
The first die 104 may be communicatively coupled with the first substrate 100 by a plurality of die/conductive structures 106, such as by a plurality of solder balls, which may comprise ball grid array solder balls for example. In an embodiment, a molding compound 108 may be formed/placed over the first substrate 100, and may surround the first die 104 and the interconnect structures 102 (
In an embodiment, openings 112 may be formed in the molding compound 108, which may expose the solder connections 102 on the substrate 100 (
In an embodiment, at least one trench opening 116 may be formed in a portion of the molding compound 108 disposed between the first die 104 and the interconnect structures 102 (
Referring to
In another embodiment, the trench 216 may be formed such that it may comprise a discontinuous rectangular shape, wherein the trench portions 216 may comprise discontinuities between adjacent rectangular trench portions 216, as depicted in
Referring back to
An assembly process 125 may join/couple the first substrate 100 to the second substrate 122, to form the stacked die structure 130 (
The trench opening 116 may serve to prevent the flow of flux, such as the flux 120, from the openings 112 to the package surface, such as towards a region near the first die 104. The trench opening 116 may additionally be utilized to alter the package warpage at both room temperature and at higher temperatures. The trench openings 116 are capable of preventing deformation/warpage of the stacked package structure 130, by preventing a flow of the flux material by preventing/breaking the capillary action induced flow of the flux material.
In an embodiment, the package structures of the embodiments herein may be coupled with any suitable type of structures capable of providing electrical communications between a microelectronic device, such as a die, disposed in the package structures herein, and a next-level component to which the package structures may be coupled (e.g., a circuit board).
The package structures, and the components thereof, of the embodiments herein may comprise circuitry elements such as logic circuitry for use in a processor die, for example. Metallization layers and insulating material may be included in the structures herein, as well as conductive contacts/bumps that may couple metal layers/interconnects to external devices/layers. The structures/devices described in the various figures herein may comprise portions of a silicon logic die or a memory die, for example, or any type of suitable microelectronic device/die. In some embodiments the devices may further comprise a plurality of dies, which may be stacked upon one another, depending upon the particular embodiment. In an embodiment, the die(s) may be partially or fully embedded in a package structure of the embodiments.
The various embodiments of the device structures included herein may be used for system on a chip (SOC) products, and may find application in such devices as smart phones, notebooks, tablets, wearable devices and other electronic mobile devices. In various implementations, the package structures may be included in a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobilePC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder, and wearable devices. In further implementations, the package devices herein may be included in any other electronic devices that process data.
The embodiments herein include realization of package structures, such as 3D package structures, that display decreased warpage and increased throughput and yield.
Depending on its applications, computing device 400 may include other components that may or may not be physically and electrically coupled to the board 402, and may or may not be communicatively coupled to each other. These other components include, but are not limited to, volatile memory (e.g., DRAM) 410, non-volatile memory (e.g., ROM) 412, flash memory (not shown), a graphics processor unit (GPU) 414, a digital signal processor (DSP) 416, a crypto processor 442, a chipset 420, an antenna 422, a display 424 such as a touchscreen display, a touchscreen controller 426, a battery 428, an audio codec (not shown), a video codec (not shown), a global positioning system (GPS) device 429, a compass 430, accelerometer, a gyroscope and other inertial sensors 432, a speaker 434, a camera 436, and a mass storage device (such as hard disk drive, or solid state drive) 440, compact disk (CD) (not shown), digital versatile disk (DVD) (not shown), and so forth). These components may be connected to the system board 402, mounted to the system board, or combined with any of the other components.
The communication chip 408 enables wireless and/or wired communications for the transfer of data to and from the computing device 400. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. The communication chip 606 may implement any of a number of wireless or wired standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, Ethernet derivatives thereof, as well as any other wireless and wired protocols that are designated as 3G, 4G, 5G, and beyond. The computing device 400 may include a plurality of communication chips 408. For instance, a first communication chip 408 may be dedicated to shorter range wireless communications such as Wi-Fi and Bluetooth and a second communication chip 1006 may be dedicated to longer range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.
The term “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
In various implementations, the computing device 400 may be a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobile PC, a wearable device, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, the computing device 600 may be any other electronic device that processes data.
Embodiments may be implemented as a part of one or more memory chips, controllers, CPUs (Central Processing Unit), microchips or integrated circuits interconnected using a motherboard, an application specific integrated circuit (ASIC), and/or a field programmable gate array (FPGA).
Although the foregoing description has specified certain steps and materials that may be used in the methods of the embodiments, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the embodiments as defined by the appended claims. In addition, the Figures provided herein illustrate only portions of exemplary microelectronic devices and associated package structures that pertain to the practice of the embodiments. Thus the embodiments are not limited to the structures described herein.
Number | Name | Date | Kind |
---|---|---|---|
6504242 | Deppisch et al. | Jan 2003 | B1 |
6597575 | Matayabas, Jr. et al. | Jul 2003 | B1 |
6723627 | Kariyazaki et al. | Apr 2004 | B1 |
6974723 | Matayabas, Jr. et al. | Dec 2005 | B2 |
7014093 | Houle et al. | Mar 2006 | B2 |
7036573 | Koning et al. | May 2006 | B2 |
7170188 | Matayabas, Jr. et al. | Jan 2007 | B2 |
7252877 | Jayaraman et al. | Aug 2007 | B2 |
7253523 | Dani et al. | Aug 2007 | B2 |
7436058 | Hua et al. | Oct 2008 | B2 |
7527090 | Dani et al. | May 2009 | B2 |
7851894 | Scanlan | Dec 2010 | B1 |
8162203 | Gruber et al. | Apr 2012 | B1 |
8305766 | Park | Nov 2012 | B2 |
8339796 | Lee et al. | Dec 2012 | B2 |
8552305 | Park et al. | Oct 2013 | B2 |
8671564 | Oh et al. | Mar 2014 | B2 |
8692391 | Jeong et al. | Apr 2014 | B2 |
8736077 | Kim et al. | May 2014 | B2 |
8809181 | Sidhu et al. | Aug 2014 | B2 |
8826527 | Park | Sep 2014 | B2 |
8881382 | Lee et al. | Nov 2014 | B2 |
8896110 | Hu et al. | Nov 2014 | B2 |
8920934 | Jiang et al. | Dec 2014 | B2 |
8942004 | Hong et al. | Jan 2015 | B2 |
8981549 | Kim et al. | Mar 2015 | B2 |
9237647 | Yew | Jan 2016 | B2 |
20010008160 | Suzuki et al. | Jul 2001 | A1 |
20070090160 | Masumoto | Apr 2007 | A1 |
20080078810 | Kawamura et al. | Apr 2008 | A1 |
20090320281 | Arana et al. | Dec 2009 | A1 |
20100224993 | Swaminathan et al. | Sep 2010 | A1 |
20100288535 | Hong et al. | Nov 2010 | A1 |
20100314755 | Kang et al. | Dec 2010 | A1 |
20110061922 | Lee et al. | Mar 2011 | A1 |
20110067901 | Kim et al. | Mar 2011 | A1 |
20110076472 | Kim et al. | Mar 2011 | A1 |
20110083891 | We et al. | Apr 2011 | A1 |
20110083892 | We et al. | Apr 2011 | A1 |
20110097856 | Kim et al. | Apr 2011 | A1 |
20110127076 | Kim et al. | Jun 2011 | A1 |
20110147668 | Kim et al. | Jun 2011 | A1 |
20110156241 | Hong et al. | Jun 2011 | A1 |
20110164391 | Shin et al. | Jul 2011 | A1 |
20110194007 | Kim et al. | Aug 2011 | A1 |
20110233747 | Lee | Sep 2011 | A1 |
20110240927 | Kim et al. | Oct 2011 | A1 |
20120070939 | Dunne et al. | Mar 2012 | A1 |
20120087098 | Lee et al. | Apr 2012 | A1 |
20120119358 | Oh | May 2012 | A1 |
20120127681 | Ryu et al. | May 2012 | A1 |
20120153473 | Lee | Jun 2012 | A1 |
20120160550 | Jeong et al. | Jun 2012 | A1 |
20120161323 | Kim et al. | Jun 2012 | A1 |
20120319274 | Tanaka et al. | Dec 2012 | A1 |
20130178016 | Yim et al. | Jul 2013 | A1 |
20130187288 | Hong | Jul 2013 | A1 |
20130270685 | Yim et al. | Oct 2013 | A1 |
20130341379 | Sidhu et al. | Dec 2013 | A1 |
20140027885 | Kawase et al. | Jan 2014 | A1 |
20140084461 | Sidhu et al. | Mar 2014 | A1 |
20140124925 | Sidhu et al. | May 2014 | A1 |
20140138826 | Kumar | May 2014 | A1 |
20140151096 | Jiang et al. | Jun 2014 | A1 |
20140170815 | Jeong et al. | Jun 2014 | A1 |
20140175160 | Sidhu et al. | Jun 2014 | A1 |
20140175644 | Srinivasan et al. | Jun 2014 | A1 |
20140264910 | Razdan et al. | Sep 2014 | A1 |
20140268534 | Sidhu et al. | Sep 2014 | A1 |
20140335656 | Oh | Nov 2014 | A1 |
20140353821 | Yu | Dec 2014 | A1 |
20150041979 | Goudarzi | Feb 2015 | A1 |
20150070865 | Yew et al. | Mar 2015 | A1 |
20150162313 | Razdan et al. | Jun 2015 | A1 |
Number | Date | Country |
---|---|---|
2013143570 | Jul 2013 | JP |
2013225638 | Oct 2013 | JP |
20090083129 | Aug 2009 | KR |
20120042240 | May 2012 | KR |
Entry |
---|
De Bonis, Thomas et al., “Package Structure to Enhance Yield of TMI Interconnections”, U.S. Appl. No. 14/198,479, filed Mar. 5, 2014, 30 pages. |
Notice of Allowance mailed Nov. 21, 2016 for U.S. Appl. No. 14/198,479, 14 pages. |
Non-Final Office Action mailed Nov. 24, 2015 for U.S. Appl. No. 14/198,479, 13 pages. |
Final Office Action mailed May 18, 2016 for U.S Appl. No. 14/198,479, 17 pages. |
International Search Report and Written Opinion mailed Aug. 24, 2016 for International Application No. PCT/US2016/033957, 15 pages. |
Non-Final Office Action dated Oct. 20, 2017 for U.S. Appl. No. 15/478,064, 8 pages. |
Notice of Allowance dated Apr. 20, 2018 for U.S. Appl. No. 15/478,064, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20160381800 A1 | Dec 2016 | US |