Claims
- 1. A microelectronic package comprising:
- a carrier substrate that includes a die attachment face and carrier sides about the die attachment face, said die attachment face comprising a die attach region and a surrounding region about the die attach region;
- an integrated circuit die overlying the die attach region and spaced apart therefrom by a gap, said integrated circuit die including an active face facing the die attach region and a back face opposite the active face;
- a plurality of solder bump interconnections that extend across the gap and connect the integrated circuit die to the die attach region; and
- an encapsulant formed of a singular polymeric body overlying the back face and molded against the surrounding region so as to encapsulate the die therein, said body comprising sides coextensive with said carrier sides.
- 2. A microelectronic package in accordance with claim 1, wherein the encapsulant substantially fills the gap.
- 3. A microelectronic package in accordance with claim 1, wherein the encapsulant is spaced apart from the plurality of solder bump interconnections.
- 4. A microelectronic package in accordance with claim 1, wherein the plurality of solder bump interconnections are formed about the perimeter of the integrated circuit die, and wherein the encapsulant encloses the plurality of solder bump interconnections, and wherein an air gap is created between the integrated circuit die and substrate within the encapsulant.
- 5. A microelectronic package comprising:
- a carrier substrate that includes a die attachment face, carrier sides perpendicular to the die attachment face, a substrate back side opposite the die attachment face, and a plurality of package bond pads located on the substrate back side, said die attachment face comprising a die attach region and a surrounding region about the die attach region;
- an integrated circuit die overlying the die attach region and spaced apart therefrom by a gap, said integrated circuit die including an active face facing the die attach region and a back face opposite the active face;
- a plurality of solder bump interconnections that extend across the gap and connect the integrated circuit die to the die attach region;
- an encapsulant formed of a singular polymeric body overlying the back face and molded against the surrounding region so as to encapsulate the die therein, said body comprising sides coextensive with said sides; and
- a plurality of solder bumps attached to the package bond pads on the substrate back side of the substrate.
Parent Case Info
The present application is based on prior U.S. application Ser. No. 08/858,756, filed on May 19, 1997, which is hereby incorporated by reference, and priority thereto for common subject matter is hereby claimed.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
858756 |
May 1997 |
|