Claims
- 1. A method of joining, comprising:
(a) providing a first substrate and a second substrate; and (b) providing first solder bumps and second solder bumps connecting said first substrate and said second substrate, wherein said second solder bumps have at least a portion that melts at a substantially lower temperature than said first solder bumps.
- 2. A method as recited in claim 1, wherein said providing (b) comprises providing said second solder bumps larger than said first solder bumps.
- 3. A method as recited in claim 1, wherein said providing (b) comprises providing said second solder bumps with a portion having a higher concentration of tin than said first solder bumps.
- 4. A method as recited in claim 3, wherein said portion comprises a eutectic concentration of tin.
- 5. A method as recited in claim 3, wherein said providing (a) comprises providing said first substrate with identical solder bumps at all positions and providing said second substrate with solder bumps comprising a higher concentration of tin at locations of said second solder bumps than at locations of said first solder bumps.
- 6. A method as recited in claim 5, wherein said providing (a) comprises providing said second substrate with solder bumps consisting exclusively of tin exclusively at locations of said second solder bumps.
- 7. A method as recited in claim 1, wherein said first and said second solder bumps provide mechanical connection between said first substrate and said second substrate.
- 8. A method as recited in claim 6, wherein said first solder bumps provide electrical connection between said first substrate and said second substrate.
- 9. A method as recited in claim 1, wherein said providing (b) comprises:
(b1) mounting said first substrate on said second substrate; (b2) heating to melt at least a portion of said second solder bumps without melting said first solder bumps wherein after said melting said first substrate aligns with said second substrate; (b3) heating to melt at least a portion of said first solder bumps to form said joining, wherein said first solder bumps wet contact on wet contact and wherein said second solder bumps align said first substrate and said second substrate before melting of said first solder bumps.
- 10. A method as recited in claim 1, wherein said second solder bumps are larger than said first solder bumps.
- 11. A method as recited in claim 1, wherein said second solder bumps melt at a temperature at least 25 C. less than said first solder bumps.
- 12. A method as recited in claim 1, wherein said first substrate comprises a first semiconductor chip.
- 13. A method as recited in claim 12, wherein said second substrate comprises a second semiconductor chip.
- 14. A method as recited in claim 13, wherein said second chip is larger than said first chip.
- 15. A method as recited in claim 14, wherein said second chip further comprises wire bond pads for bonding to a printed circuit board.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. patent application Ser. No. 09/732,240, filed Dec. 7, 2000, entitled “Multi-Chip Stack and Method of Fabrication Utilizing Self-Aligning Electrical Contact Array”, the entirety of which is hereby incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09732240 |
Dec 2000 |
US |
Child |
10727856 |
Dec 2003 |
US |