MULTI-DIE QFN HYBRID PACKAGE

Abstract
A multi-die QFN hybrid package includes a carrier having flip-chip leads and wire-bonding leads. A first die and a second die are mounted on the flip-chip leads, respectively, in a flip-chip manner. The first die is spaced apart from the second die. A third die is stacked over the first die and the second die. The third die is electrically connected to the wire-bonding leads around the first die and the second die through bond wires. A mold cap encapsulates the first die, the second die, the third die, the bond wires, and partially encapsulates the carrier. The flip-chip leads and the wire-bonding leads are exposed from a bottom mold cap surface.
Description
BACKGROUND

The present disclosure related generally to the field of semiconductor packaging.


Hybrid package is a package technology stacking one wire-bonded die on the top of a bottom die that is mounted on a package substrate in a flip-chip manner. For example, a hybrid package can integrate an ASIC and a memory die such as flash, SRAM or DDR into one package.


Hybrid packages deliver increased functionality and performance. Besides, they offer procurement flexibility compared to individually package die. Hybrid packages are suited for wireless applications such as cell phones and consumer products.


However, the prior art hybrid package has a drawback in that the package substrate is expensive and the thermal performance is not satisfactory. It is also desirable to provide a hybrid package having reduced overall package height.


SUMMARY

It is one object of the present disclosure to provide an improved multi-die quad-flat no-lead (QFN) hybrid package in order to solve the prior art shortcomings or deficiencies.


One aspect of the disclosure provides a multi-die quad-flat no-lead (QFN) hybrid package including a carrier having a plurality of flip-chip leads and a plurality of wire-bonding leads. A first integrated circuit die and a second integrated circuit die are mounted on the plurality of flip-chip leads, respectively, in a flip-chip manner. The first integrated circuit die is spaced apart from the second integrated circuit die. A third integrated circuit die is stacked over the first integrated circuit die and the second integrated circuit die. The third integrated circuit die is electrically connected to the plurality of wire-bonding leads around the first integrated circuit die and the second integrated circuit die through a plurality of bond wires. A mold cap encapsulates the first integrated circuit die, the second integrated circuit die, the third integrated circuit die, the plurality of bond wires, and partially encapsulates the carrier. The mold cap includes a bottom mold cap surface. The plurality of flip-chip leads and the plurality of wire-bonding leads are exposed from the bottom mold cap surface.


According to some embodiments, the carrier is a copper leadframe carrier.


According to some embodiments, the first integrated circuit die is coplanar with the second integrated circuit die.


According to some embodiments, the first integrated circuit die and the second integrated circuit die have the same die height.


According to some embodiments, the die height ranges between 100 micrometers and 300 micrometers.


According to some embodiments, the first integrated circuit die and the second integrated circuit die have the same die thickness.


According to some embodiments, the die thickness ranges between 100 micrometers and 250 micrometers.


According to some embodiments, the plurality of flip-chip leads is partially exposed from the bottom mold cap surface for further connection with an external circuit such as a main board or a printed circuit board.


According to some embodiments, the first integrated circuit die and the second integrated circuit die are electrically connected to the plurality of flip-chip leads through a plurality of connecting elements, respectively.


According to some embodiments, the plurality of connecting elements comprises a copper bump or a solder bump.


According to some embodiments, each of the plurality of connecting elements comprises a copper pillar and a solder cap.


According to some embodiments, the multi-die QFN hybrid package further comprises a channel between the first integrated circuit die, the second integrated circuit die, and the third integrated circuit die.


According to some embodiments, the channel is filled with the mold cap.


According to some embodiments, the third integrated circuit die is adhered to a rear surface of the first integrated circuit die and a rear surface of the second integrated circuit die using an adhesive or a die attach film.


According to some embodiments, the third integrated circuit die is a memory die.


According to some embodiments, the memory die comprises a DDR DRAM die.


According to some embodiments, the plurality of bond wires comprises a copper wire.


According to some embodiments, a loop height of the bond wires is less than or equal to 400 micrometers.


According to some embodiments, a standoff height between the bottom mold cap surface and a bottom surface of the carrier is less than or equal to 50 micrometers. According to some embodiments, the first integrated circuit die and the second integrated circuit die comprise a power management chip, a wifi chip module, or an application specific integrated circuit (ASIC).


These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic, cross-sectional diagram showing an exemplary multi-die quad-flat no-lead (QFN) hybrid package in accordance with an embodiment of the invention.





DETAILED DESCRIPTION

In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.


These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.


It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.



FIG. 1 is a schematic, cross-sectional diagram showing an exemplary multi-die quad-flat no-lead (QFN) hybrid package in accordance with an embodiment of the invention. As shown in FIG. 1, the multi-die QFN hybrid package 1 comprises a first integrated circuit die 10 and a second integrated circuit die 20 encapsulated within a mold cap 50 in a side-by-side manner. According to an embodiment, the first integrated circuit die 10 is physically separated from the second integrated circuit die 20. According to an embodiment, the mold cap 50 may be composed of an epoxy resin mixed with fillers. According to an embodiment, the mold cap 50 has a top mold cap surface 50a and a bottom mold cap surface 50b opposite to the top mold cap surface 50a.


According to an embodiment, for example, the first integrated circuit die 10 and the second integrated circuit die 20 may comprise a power management chip, a wifi chip module, or an application specific integrated circuit (ASIC), but is not limited thereto. According to an embodiment, the first integrated circuit die 10 is spaced apart from the second integrated circuit die According to an embodiment, the first integrated circuit die 10 is coplanar with the second integrated circuit die 20. According to an embodiment, the first integrated circuit die 10 and the second integrated circuit die 20 have substantially the same die height h ranging, for example, between 100 micrometers and 300 micrometers. According to an embodiment, the first integrated circuit die 10 and the second integrated circuit die 20 have substantially the same die thickness t ranging, for example, between 100 micrometers and 250 micrometers.


According to an embodiment, the first integrated circuit die 10 and the second integrated circuit die 20 are mounted on a plurality of flip-chip leads (or terminals) 801 of a carrier 80 such as a copper leadframe carrier in a flip-chip manner. According to an embodiment, the plurality of flip-chip leads 801 is partially exposed from a bottom mold cap surface 50b for further connection with an external circuit such as a main board or a printed circuit board. According to an embodiment, the plurality of flip-chip leads 801 may comprise copper, but is not limited thereto.


According to an embodiment, the first integrated circuit die 10 and the second integrated circuit die 20 may be electrically connected to the plurality of flip-chip leads 801 through a plurality of connecting elements 110 and 210, respectively. According to an embodiment, for example, the plurality of connecting elements 110 and 210 may comprise copper bumps or solder bumps, but is not limited thereto. According to an embodiment, for example, each of the plurality of connecting elements 110 may comprise a copper pillar 111 and a solder cap 112, but is not limited thereto. According to an embodiment, for example, each of the plurality of connecting elements 210 may comprise a copper pillar 211 and a solder cap 212, but is not limited thereto.


According to an embodiment, the first integrated circuit die 10 has an active surface 10a and a rear surface 10b. According to an embodiment, the first integrated circuit die 10 comprises a plurality of input/output (I/O) terminals 101 distributed on the active surface 10a. According to an embodiment, the plurality of connecting elements 110 may be disposed on the plurality of I/O terminals 101, respectively.


According to an embodiment, the second integrated circuit die 20 has an active surface and a rear surface 20b. According to an embodiment, the second integrated circuit die 20 comprises a plurality of input/output (I/O) terminals 201 distributed on the active surface 20a. According to an embodiment, the plurality of connecting elements 210 may be disposed on the plurality of I/O terminals 201, respectively. According to an embodiment, the rear surface 10b of the first integrated circuit die 10 may be flush with the rear surface 20b of the second integrated circuit die 20.


According to an embodiment, for example, the multi-die QFN hybrid package 1 further comprises a third integrated circuit die 30 stacked on the first integrated circuit die 10 and the second integrated circuit die 20, thereby forming a channel 90 therebetween. According to an embodiment, the channel 90 is filled with the mold cap 50. According to an embodiment, for example, the third integrated circuit die 30 may be adhered to the rear surface 10b of the first integrated circuit die 10 and the rear surface 20b of the second integrated circuit die 20 using an adhesive or a die attach film 40. According to an embodiment, for example, the third integrated circuit die 30 may be a memory die such as a DDR DRAM die, but is not limited thereto. According to another embodiment, the third integrated circuit die 30 may be directly stacked on either the first integrated circuit die 10 or the second integrated circuit die 20.


According to an embodiment, the third integrated circuit die 30 has an active surface 30a and a plurality of I/O pads 301 disposed along perimeter of the active surface 30a. The plurality of I/O pads 301 is electrically connected to a plurality of wire-bonding leads 802 around the first integrated circuit die 10 and the second integrated circuit die 20 through a plurality of bond wires 602. According to an embodiment, the plurality of bond wires 602 may be copper wires or gold wires, but is not limited thereto. According to an embodiment, the loop height LH of the bond wires 602 may be less than or equal to 400 micrometers.


According to an embodiment, optionally, the multi-die QFN hybrid package 1 may further comprises dummy leads 806. According to an embodiment, a standoff height d between the bottom mold cap surface 50b and the bottom surface of the carrier 80 may be less than or equal to micrometers.


It is advantageous to use the present disclosure because the package size and the production cost can be reduced. Compared to the prior art, the thermal performance of the multi-die QFN hybrid package 1 can be increased due to the use of the leadframe carrier 80. Further, compared to the prior art, the electrical performance of the multi-die QFN hybrid package 1 can be increased because the length of the bond wires 602 can be shorter.


Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims
  • 1. A multi-die quad-flat no-lead (QFN) hybrid package, comprising: a carrier comprising a plurality of flip-chip leads and a plurality of wire-bonding leads;a first integrated circuit die and a second integrated circuit die mounted on the plurality of flip-chip leads, respectively, in a flip-chip manner, wherein the first integrated circuit die is spaced apart from the second integrated circuit die;a third integrated circuit die stacked over the first integrated circuit die and the second integrated circuit die, wherein the third integrated circuit die is electrically connected to the plurality of wire-bonding leads around the first integrated circuit die and the second integrated circuit die through a plurality of bond wires; anda mold cap encapsulating the first integrated circuit die, the second integrated circuit die, the third integrated circuit die, the plurality of bond wires, and partially encapsulating the carrier, wherein the mold cap comprises a bottom mold cap surface, and wherein the plurality of flip-chip leads and the plurality of wire-bonding leads are exposed from the bottom mold cap surface.
  • 2. The multi-die QFN hybrid package according to claim 1, wherein the carrier is a copper leadframe carrier.
  • 3. The multi-die QFN hybrid package according to claim 1, wherein the first integrated circuit die is coplanar with the second integrated circuit die.
  • 4. The multi-die QFN hybrid package according to claim 1, wherein the first integrated circuit die and the second integrated circuit die have the same die height.
  • 5. The multi-die QFN hybrid package according to claim 4, wherein the die height ranges between 100 micrometers and 300 micrometers.
  • 6. The multi-die QFN hybrid package according to claim 1, wherein the first integrated circuit die and the second integrated circuit die have the same die thickness.
  • 7. The multi-die QFN hybrid package according to claim 6, wherein the die thickness ranges between 100 micrometers and 250 micrometers.
  • 8. The multi-die QFN hybrid package according to claim 1, wherein the plurality of flip-chip leads is partially exposed from the bottom mold cap surface for further connection with an external circuit such as a main board or a printed circuit board.
  • 9. The multi-die QFN hybrid package according to claim 1, wherein the first integrated circuit die and the second integrated circuit die are electrically connected to the plurality of flip-chip leads through a plurality of connecting elements, respectively.
  • 10. The multi-die QFN hybrid package according to claim 9, wherein the plurality of connecting elements comprises a copper bump or a solder bump.
  • 11. The multi-die QFN hybrid package according to claim 9, wherein each of the plurality of connecting elements comprises a copper pillar and a solder cap.
  • 12. The multi-die QFN hybrid package according to claim 1 further comprising: a channel between the first integrated circuit die, the second integrated circuit die, and the third integrated circuit die.
  • 13. The multi-die QFN hybrid package according to claim 12, wherein the channel is filled with the mold cap.
  • 14. The multi-die QFN hybrid package according to claim 1, wherein the third integrated circuit die is adhered to a rear surface of the first integrated circuit die and a rear surface of the second integrated circuit die using an adhesive or a die attach film.
  • 15. The multi-die QFN hybrid package according to claim 1, wherein the third integrated circuit die is a memory die.
  • 16. The multi-die QFN hybrid package according to claim 15, wherein the memory die comprises a DDR DRAM die.
  • 17. The multi-die QFN hybrid package according to claim 1, wherein the plurality of bond wires comprises a copper wire.
  • 18. The multi-die QFN hybrid package according to claim 17, wherein a loop height of the bond wires is less than or equal to 400 micrometers.
  • 19. The multi-die QFN hybrid package according to claim 1, wherein a standoff height between the bottom mold cap surface and a bottom surface of the carrier is less than or equal to 50 micrometers.
  • 20. The multi-die QFN hybrid package according to claim 1, wherein the first integrated circuit die and the second integrated circuit die comprise a power management chip, a wifi chip module, or an application specific integrated circuit (ASIC).
CROSS REFERENCE TO RELATED APPLICATIONS

This application claims the benefit of U.S. Provisional Application No. 63/357,654, filed on Jul. 1, 2022. The content of the application is incorporated herein by reference.

Provisional Applications (1)
Number Date Country
63357654 Jul 2022 US