The present exemplary embodiments pertain to copper interconnects between two semiconductor substrates.
Interconnects between two semiconductor substrates, for example between a semiconductor device and a chip carrier, formed only by copper mitigate the electromigration risk that may occur when the two semiconductor substrates are joined by a solder alloy. Further, there is a desire for both first and second level assembly to create low temperature joints.
The various advantages and purposes of the exemplary embodiments as described above and hereafter are achieved by providing, according to an aspect of the exemplary embodiments, a method of joining two semiconductor substrates comprising: dispersing nano-sized spheres within a liquid, the nano-sized spheres comprising a tin/silver core coated with a copper coating; dispensing the liquid and nano-sized spheres onto at least one of the semiconductor substrates; evaporating the liquid so that the nano-sized spheres remain on the at least one of the semiconductor substrates; heating to a temperature sufficient to result in a copper intermetallic mesh having pores filled with silver, the copper intermetallic mesh joining the two semiconductor substrates.
According to another aspect of the exemplary embodiments, there is provided a method of forming a semiconductor structure of a semiconductor device having a first plurality of copper connectors to a substrate having a second plurality of copper connectors, the method comprising: dispensing a fluid onto at least one of the first plurality of copper connectors and the second plurality of copper connectors, the fluid comprising a liquid component and a plurality of nano-sized spheres of a tin/silver core having a coating comprising copper; contacting the first plurality of copper connectors to the second plurality of copper connectors; heating the fluid at a temperature to cause evaporation of the liquid component; heating to a temperature of at least 120° C. to result in an intermetallic mesh comprising copper and an alloy of copper and tin and having pores filled with silver, the intermetallic mesh connecting the first plurality of copper connectors to the second plurality of copper connectors.
According to a further aspect of the exemplary embodiments, there is provided a semiconductor structure comprising: a first semiconductor substrate having a first plurality of copper connectors; a second semiconductor substrate having a second plurality of copper connectors; and a joining structure joining the first plurality of copper connectors to the second plurality of copper connectors, the joining structure comprising a copper intermetallic mesh having pores filled with silver.
The features of the exemplary embodiments believed to be novel and the elements characteristic of the exemplary embodiments are set forth with particularity in the appended claims. The Figures are for illustration purposes only and are not drawn to scale. The exemplary embodiments, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
Semiconductor substrates may be joined by nano-sized copper particles which are applied to the semiconductor substrates and then heated to form a porous metallic mesh.
The porous metallic mesh may lead to an opportunity for corrosion of the joint which expands the connections and cracks it. There may also be a potential fail for a drop test and/or a reduction in the total area for current carrying capability.
The present inventors propose a method and structure whereby nano-copper joining of semiconductor substrates at low temperatures is enabled but with a metallic mesh structure that does not have the unfilled porosity of the porous metallic mesh.
Referring to the Figures in more detail, and particularly referring to
Nano-sized spheres of a tin/silver alloy having a copper coating are dispersed within a liquid, box 10. This liquid is a viscous liquid that maintains the dispersion of the nano-sized spheres. For the purpose of illustration and not limitation, the viscous liquid may comprise isopropanolamine. Non-copper bound isopropanolamine evaporates but a small amount remains attached to the copper nano-particle surface. Some is converted to copper formate. This small amount of material along with copper to copper interactions as the copper particles approach one another and exceed the critical coagulation concentration leads to a stable sol between two interfaces, such as between two semiconductor substrates.
In one exemplary embodiment, nano-sized tin/silver spheres coated with copper may be used. Referring now to
In another exemplary embodiment, nano-sized tin/silver spheres coated with copper, nickel and copper again may be used. Referring now to
The tin/silver alloy cores 22, 26 may be coated with copper by immersing the tin/silver alloy cores 22 in a solution of copper sulfate, sulfuric acid and hydrochloric acid. For the tin/silver alloy core 26, the nickel coating may be applied by an electroless nickel bath or by a nickel/boron bath.
In a preferred exemplary embodiment, the outer coating 24 and 34 on each of the nano-sized spheres 20 and 26 may be copper to allow copper to copper bonding with each of the semiconductor substrates to be joined.
Referring back to
Referring now to
For the purpose of illustration and not limitation, the first plurality of copper connectors 42 may be studs or pads (studs are taller than pads) and the second plurality of copper connectors 46 may be pads or pillars (pillars are taller than pads). If the second semiconductor substrate 44 is a semiconductor device, then the second plurality of copper connectors 46 are pillars and the first plurality of copper connectors 42 may be pads and preferably are studs. For the purpose of illustration and not limitation, the pads may have a height less than 20 microns (μm), the studs may have a height of 20 to 30 μm and the pillars may have a height greater than 30 μm, for example, 50 to 70 μm. In addition, each of the pads, studs and pillars may have a diameter ranging from 10 μm to 125 μm. The nominal diameter value is dependent upon the pitch needed for each application. Since there can be multiple pitches on the same semiconductor device, there is not one preferred diameter for those applications.
Also shown in
The semiconductor substrates are placed into contact, box 14 (
Referring to
Force may also be applied, as indicated by arrow 50, to ensure appropriate contact between the first plurality of copper connectors 42 and the second plurality of copper connectors 46. The amount of force applied may be dependent on the number of bonds and the size of the features being joined but, for the purpose of illustration and not limitation, 0.5-30N (newtons) would be a typical working range.
The viscous liquid is evaporated by heating above 80° C. The heating time is dependent upon the form factor being used as the form factor controls the mass of the materials to be removed but a heating time above 80° C. for 8 minutes will be adequate for most applications, box 16 (
Referring now to
Belt furnaces may be used for heating which have limited times available to produce an effective joint that requires more than simple soldering or brazing applications. As such, a low temperature joining step is needed such as 145 to 160° C. for about 8 minutes to cause the semiconductor substrates to become weakly joined. This low temperature joining step enables the parts to have a stable sol and small amounts of copper to copper chemical bonds to hold the semiconductor substrates in place to be moved to a subsequent solid state transformation of the final joint. If one were to utilize equipment such as thermal compression bonding which is one part driven or sacrifice throughput on belt furnaces, it would be possible to combine the evaporation and mass transport step of the nano-sized spheres and the solid state transformation of those spheres to a final joint in one tool and one ramp rate.
For those applications requiring the two step process, the low temperature joining step may be followed by an extended bake at 120-150° C. for 1 to 20 hours, box 18 (
During the extended bake process, copper to copper bonds and copper to copper/tin alloy bonds may occur which form the intermetallic mesh. Again, in the embodiment where the nano-sized spheres 26 of
Referring now to
It will be apparent to those skilled in the art having regard to this disclosure that other modifications of the exemplary embodiments beyond those embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6720240 | Gole et al. | Apr 2004 | B2 |
7524351 | Hua et al. | Apr 2009 | B2 |
7880307 | Farnworth et al. | Feb 2011 | B2 |
8882934 | Nakagawa et al. | Nov 2014 | B2 |
9512522 | Miao | Dec 2016 | B2 |
9521748 | Bergman et al. | Dec 2016 | B1 |
10056505 | Rantala | Aug 2018 | B2 |
20040115340 | Griego | Jun 2004 | A1 |
20090214447 | Jennings | Aug 2009 | A1 |
20100166870 | Iyer | Jul 2010 | A1 |
20100178512 | Giesenberg | Jul 2010 | A1 |
20110110864 | Ibanez | May 2011 | A1 |
20120286218 | Mei | Nov 2012 | A1 |
20130228716 | Suetsuna | Sep 2013 | A1 |
20130228717 | Harada | Sep 2013 | A1 |
20150053753 | Komatsu | Feb 2015 | A1 |
20160086728 | Suetsuna | Mar 2016 | A1 |
20160328598 | Cheng | Nov 2016 | A1 |
20170005040 | Canaperi et al. | Jan 2017 | A1 |
20170058152 | Hardin | Mar 2017 | A1 |
20170081248 | Jeong | Mar 2017 | A1 |
20180239070 | England | Aug 2018 | A1 |
20190002719 | Pousthomis | Jan 2019 | A1 |
Entry |
---|
Jonas Zurcher et al.., “Nanoparticle Assembly and Sintering Towards All-Copper Flip Chip Interconnects”, 2015 Electronic Components & Technology Conference, San Diego, CA, May 26-29, 2015, all pages. |
T. Oppert et al., “Wafer Level Solder Bumping and Flip Chip Assembly with Solder Balls Down to 30μm,” International Symposium on Microelectronics, 2011, pp. 953-960. |
R. Dohle et al., “Electromigration Performance of Flip-Chips with Lead-Free Solder Bumps between 30 μm and 60 μm Diameter,” International Symposium on Microelectronics, 2012, pp. 891-905. |
Number | Date | Country | |
---|---|---|---|
20190067239 A1 | Feb 2019 | US |