Claims
- 1. A semiconductor memory device comprising:a plurality of word lines; a plurality of bit lines; and a plurality of nonvolatile memory cells each formed of a MIS transistor disposed at each intersection of said word lines and said bit lines, and a threshold voltage of said MIS transistor being externally electrically controllable, wherein said nonvolatile memory cells are divided into a plurality of cell blocks to be selected according to a block selection signal provided by a block address buffer, each of said cell blocks has a data erasing circuit and a latching circuit latching said block selection signal, and thereby data of said cell blocks that have latched said block selection signal are simultaneously erased.
- 2. A semiconductor memory device as claimed in claim 1, wherein said semiconductor memory device comprises data decision circuits for discriminating cell data in said respective cell blocks, expected value storage circuits each for storing an expected value for write and write-verify operations as well as an expected value for an erase-verify operation, coincidence circuits each for comparing an output signal of said data decision circuit with the expected value and providing a coincidence signal, and a logic circuit for providing a logical multiply of the coincidence signals from said respective cell blocks.
- 3. A semiconductor memory device as claimed in claim 1, wherein said semiconductor memory device comprises data decision circuits for discriminating cell data in said respective cell blocks, expected value generators each for generating an expected value for write and write-verify operations as well as an expected value for an erase-verify operation, coincidence circuits each for comparing an output signal of said data decision circuit with the expected value and providing a coincidence signal, and a logic circuit for providing a logical multiply of the coincidence signals from said respective cell blocks.
- 4. A semiconductor memory device as claimed in claim 1, wherein said semiconductor memory device comprises data decision circuits for discriminating cell data in said respective cell blocks, data inversion circuits each for inverting an output signal of said data decision circuit in accordance with erase and write operations, and a logic circuit for providing a logical multiply of said data inversion circuits from said respective cell blocks.
Priority Claims (3)
Number |
Date |
Country |
Kind |
4-324284 |
Dec 1992 |
JP |
|
4-349481 |
Dec 1992 |
JP |
|
5-000304 |
Jan 1993 |
JP |
|
Parent Case Info
This application is a divisional application filed under 37 CFR §1.53(b) of parent application Ser. No. 09/457,736, filed Dec. 10, 1999 now U.S. Pat. No. 6,288,945, which in turn is a divisional of application Ser. No. 09/081,243, filed May 19, 1998 now abandoned, which in turn is a divisional of application Ser. No. 08/822,036, filed Mar. 24, 1997, now U.S. Pat. No. 5,815,440, which in turn is a divisional of application Ser. No. 08/432,723, filed Jun. 6, 1995, now U.S. Pat. No. 5,666,314, which in turn is a divisional of application Ser. No. 08/079,738, filed Jun. 22, 1993, now U.S. Pat. No. 5,452,251.
US Referenced Citations (20)
Foreign Referenced Citations (27)
Number |
Date |
Country |
40 14723 |
Nov 1990 |
DE |
0 504 434 |
Sep 1992 |
DE |
42 07 934 |
Oct 1992 |
DE |
42 13 741 |
Nov 1992 |
DE |
0 239 196 |
Sep 1987 |
EP |
0 314 819 |
May 1989 |
EP |
0 317 323 |
May 1989 |
EP |
0 376 065 |
Jul 1990 |
EP |
0 379 693 |
Aug 1990 |
EP |
0 392 895 |
Oct 1990 |
EP |
0 495 493 |
Jul 1992 |
EP |
0 496 282 |
Jul 1992 |
EP |
0 501 289 |
Sep 1992 |
EP |
2 667 169 |
Mar 1992 |
FR |
2 672 709 |
Aug 1992 |
FR |
2 215 156 |
Sep 1989 |
GB |
55160394 |
Dec 1980 |
JP |
61184793 |
Aug 1986 |
JP |
01112600 |
May 1989 |
JP |
01159895 |
May 1989 |
JP |
01236496 |
Sep 1989 |
JP |
1-273357 |
Nov 1989 |
JP |
02027596 |
Jan 1990 |
JP |
2-87394 |
Mar 1990 |
JP |
2-142000 |
May 1990 |
JP |
3-203097 |
Sep 1991 |
JP |
WO9205559 |
Apr 1992 |
WO |
Non-Patent Literature Citations (5)
Entry |
“A 16-ns 1-Mb CMOS EPROM” Kuriyama et al., 8107 IEEE Journal of Solid-State Circuits, Oct. 25, 1990, No. 5, New York, U.S. pp 1141-1146. |
“Intel Flash EPROM for in-system reprogrammable nonvolatile storage”, Zales et al. 2407 Microprocessors and Microsystems, Oct. 14, 1990, No. 8, London, GB, pp. 543-549. |
“The Effects of Write/Erase Cycling on Data Loss in EPROMs”, Baglee et al., International Electron Devices Meeting Dec. 1-4, 1985, pp 624-626, XP 002074591. |
“A 62nd 16Mb CMOS with Address Transition Detection Technique”, Ohtsuka et al., 8172 IEEE International Solid-State Circuits Conference, vol. 34, Feb. 1, 1991, pp. 262-263. |
Patent Abstracts of Japan, vol. 012, No. 497 (P-806) Dec. 26, 1988, of JP 63 206998A, published Aug. 26, 1988, Abstract only. |