Claims
- 1. A semiconductor memory device comprising:a plurality of word lines; a plurality of bit lines; a memory cell array including a plurality of memory cells, each formed of a MIS transistor, disposed at intersections of said word lines and said bit lines, threshold voltages of said MIS transistors being externally electrically controllable according to charges to be injected to floating gates thereof, and the floating gates of said MIS transistors being simultaneously discharged to collectively erase said memory cells; a first row decoder for applying a normal voltage to a selected word line to select memory cells connected to said selected word line, when reading data; and a second row decoder for applying a predetermined source voltage to sources of the memory cells connected to said selected word line, and applying an unselected state establishing voltage to the sources of memory cells, including those overerased by said collective erasing, connected to unselected word lines, when reading data.
- 2. A semiconductor memory device as claimed in claim 1, wherein said memory cells are formed of enhancement n-channel type MIS transistors, and said unselected state establishing voltage is higher than the level of a selected bit line.
- 3. A semiconductor memory device as claimed in claim 1, wherein said memory cells are formed of enhancement n-channel type MIS transistors, and said unselected state establishing voltage is equal to the level of said selected bit line.
- 4. A semiconductor memory device as claimed in claim 1, wherein said semiconductor memory device is constituted by a flash memory.
Priority Claims (3)
Number |
Date |
Country |
Kind |
4-324284 |
Dec 1992 |
JP |
|
4-349481 |
Dec 1992 |
JP |
|
5-000304 |
Jan 1993 |
JP |
|
Parent Case Info
This application is a divisional application filed under 37 CFR §1.53(b) of parent application Ser. No. 10/150,017, filed May 20, 2002, which in turn is a divisional of application Ser. No. 09/832,916, filed Apr. 12, 2001, now U.S. Pat. No. 6,414,874, which in turn is a divisional of application Ser. No. 09/457,736, filed Dec. 10, 1999, now U.S. Pat. No. 6,288,945, which in turn is a divisional of application Ser. No. 09/081,243, filed May 19, 1998 now abandoned, which in turn is a divisional of application Ser. No. 08/822,036, filed Mar. 24, 1997, now U.S. Pat. No. 5,815,440, which in turn is a divisional of application Ser. No. 08/432,723, filed Jun. 6, 1995, now U.S. Pat. No. 5,666,314, which in turn is a divisional of application Ser. No. 08/079,738, filed Jun. 22, 1993, now U.S. Pat. No. 5,452,251.
US Referenced Citations (22)
Foreign Referenced Citations (34)
Number |
Date |
Country |
40 14723 |
Nov 1990 |
DE |
0 504 434 |
Sep 1992 |
DE |
42 07 934 |
Oct 1992 |
DE |
42 13 741 |
Nov 1992 |
DE |
0 239 196 |
Sep 1987 |
EP |
0 314 819 |
May 1989 |
EP |
0 315 819 |
May 1989 |
EP |
0 317 323 |
May 1989 |
EP |
0 376 065 |
Jul 1990 |
EP |
0 379 693 |
Aug 1990 |
EP |
0 392 895 |
Oct 1990 |
EP |
0 495 493 |
Jul 1992 |
EP |
0 496 282 |
Jul 1992 |
EP |
0 501 289 |
Sep 1992 |
EP |
0 549 795 |
Jul 1993 |
EP |
2 667 169 |
Mar 1992 |
FR |
2 672 709 |
Aug 1992 |
FR |
2 215 156 |
Sep 1989 |
GB |
55160394 |
Dec 1980 |
JP |
61184793 |
Aug 1986 |
JP |
01112600 |
May 1989 |
JP |
01159895 |
May 1989 |
JP |
03-058393 |
Jul 1989 |
JP |
01236496 |
Sep 1989 |
JP |
1-273357 |
Nov 1989 |
JP |
02027596 |
Jan 1990 |
JP |
2-87394 |
Mar 1990 |
JP |
02 142000 |
May 1990 |
JP |
2-142000 |
May 1990 |
JP |
02-165499 |
Jun 1990 |
JP |
3-203097 |
Sep 1991 |
JP |
04-074393 |
May 1992 |
JP |
04-147497 |
May 1992 |
JP |
WO9205559 |
Apr 1992 |
WO |
Non-Patent Literature Citations (5)
Entry |
“A 16-ns 1-Mb CMOS EPROM” Kuriyama et al., 8107 IEEE Journal of Solid-State Circuits, Oct. 25, 1990, No. 5, New York, U.S. pp 1141-1146. |
“Intel flash EPROM for in-system reprogrammable nonvolatile storage”, Zales et al. 2407 Microprocessors and Microsystems, Oct. 14, 1990, No. 8, London, GB, pp. 543-549. |
“The Effects of Write/Erase Cycling on Data Loss in EPROMs”, Baglee et al., International Electron Devices Meeting Dec. 1-4, 1985, pp 624-626, XP 002074591. |
“A 62nd 16Mb CMOS EPROM with Address Transition Detection Technique”, Ohtsuka et al., 8172 IEEE International Solid-State Circuits Conference, vol. 34, Feb. 1, 1991, pp. 262-263. |
Patent Abstracts of Japan, vol. 012, No. 497 (P-806), Dec. 26, 1988, of JP 63 206998A, published Aug. 26, 1988, Abstract only. |