The present disclosure relates to semiconductor packaging technology and, particularly, to a packaging substrate, a method for manufacturing the packaging substrate, and a chip package structure having the packaging substrate.
A chip packaging structure includes a packaging substrate, a connecting substrate, and a number of chips. Some of the chips are arranged on and are electrically connected to the packaging substrate, and the other chips are arranged on and are electrically connected to the connecting substrate. The packaging substrate is mechanically and electrically connected to the connecting substrate through a number of solder balls, which are between one surface of the packaging substrate and an opposing surface of the connecting surface. However, the binding force between the packaging substrate and the connecting surface is limited because the contact areas between the solder balls and the surfaces are limited. Thus, the solder balls are easily damaged or dislodged if the chip packaging structure is touched when in transport or in use. This reduces the performance and safety of the chip packaging structure.
Therefore, it is desirable to provide a packaging substrate, a method for manufacturing the packaging substrate, and a chip packaging structure having the packaging substrate, to overcome or at least alleviate the above-mentioned problems.
Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
Referring to
Referring to
The circuit board 110 may be a single-sided circuit board, a double-sided circuit board, or a multilayer circuit board. The circuit board 110 includes a first base 111, a first conductive pattern layer 112, a second conductive pattern layer 113, a first solder mask 114, and a second solder mask 115. In at least one embodiment, the circuit board 110 is a multilayer circuit board, and includes a number of resin layers (not shown) and a number of conductive pattern layers (not shown) alternately stacked on one another.
The first base 111 includes a first surface 1111 and a second surface 1112. The first surface 1111 and the second surface 1112 are positioned at opposite sides of the first base 111, and the first surface 1111 is substantially parallel to the second surface 1112. The first conductive pattern layer 112 is located on the first surface 1111. The second conductive pattern layer 113 is located on the second surface 1112. The first conductive pattern layer 112 is electrically connected to the second conductive pattern layer 113 through via holes (not shown) defined in the first base 111.
The first solder mask 114 covers part of the first surface 1111 which is exposed to the first conductive pattern layer 112, and part of the first conductive pattern layer 112. The first solder mask 114 defines a number of first openings 1141 and a number of second openings 1142. The first openings 1141 are positioned at a central portion of the first solder mask 114 and are arranged in an array. The second openings 1142 surround the first openings 1141. The cross-sectional area of each of the first openings 1141 is less than that of each of the second openings 1142. The first conductive pattern layer 112 is exposed to the first openings 1141 and the second openings 1142.
The second solder mask 115 covers part of the second surface 1112 which is exposed to the second conductive pattern layer 113, and part of the second conductive pattern layer 113. The second solder mask 115 defines a number of third openings 1151. The second conductive pattern layer 113 is exposed to the third openings 1151.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The circuit board 110 may be a single-sided circuit board, a double-sided circuit board, or a multilayer circuit board. The circuit board 110 includes a first base 111, a first conductive pattern layer 112, a second conductive pattern layer 113, a first solder mask 114, and a second solder mask 115. In at least one embodiment, the circuit board 110 is a multilayer circuit board, and includes a number of resin layers (not shown) and a number of conductive pattern layers (not shown) alternately stacked on one another.
The first base 111 includes a first surface 1111 and a second surface 1112. The first surface 1111 and the second surface 1112 are positioned at opposite sides of the first base 111, and the first surface 1111 is substantially parallel to the second surface 1112. The first conductive pattern layer 112 is located on the first surface 1111. The second conductive pattern layer 113 is located on the second surface 1112. The first conductive pattern layer 112 is electrically connected to the second conductive pattern layer 113 through via holes (not shown) defined in the first base 111.
The first solder mask 114 covers the part of the first surface 1111 which is exposed to the first conductive pattern layer 112 and part of the first conductive pattern layer 112. The first solder mask 114 defines a number of first openings 1141 and a number of second openings 1142. The first openings 1141 are positioned at a central portion of the first solder mask 114 and are arranged in an array. The second openings 1142 surround the first openings 1141. The cross-sectional area of each first opening 1141 is less than that of each second opening 1142. The first conductive pattern layer 112 is exposed to the first openings 1141 and the second openings 1142.
The second solder mask 115 covers the part of the second surface 1112 which is exposed to the second conductive pattern layer 113 and part of the second conductive pattern layer 113. The second solder mask 115 defines a number of third openings 1151. The second conductive pattern layer 113 is exposed to the third openings 1151.
The first conductive posts 191 correspond to the first openings 1141. The second conductive posts 192 correspond to the second openings 1142. The first conductive posts 191 extend from the first conductive pattern layer 112 in the first openings 1141. The second conductive posts 192 extend from the first conductive patter layer 112 in the second openings 1142. The height of each second conductive post 192 is larger than that of each first conductive post 191. A solder cap 193 is formed on a top end of each first conductive post 191. The solder cap 193 is made of tin or nickel. In other embodiments, a protective layer (not shown) can be formed on a top end of each second conductive post 192, and the protective layer is gold plated over nickel.
Referring to
The first chip packaging body 11 includes the packaging substrate 100a of the first embodiment and a first chip 200. The first chip 200 includes a first top surface 201 and a first bottom surface 202. The first top surface 201 and the first bottom surface 202 are positioned at opposite sides of the first chip 200. The first top surface 201 is substantially parallel to the first bottom surface 202. A number of first electrode pads 210 are arranged on the first bottom surface 202 and correspond to the first conductive posts 191. The first chip 200 is supported on the first conductive posts 191. Each first electrode pad 210 contacts a first conductive post 191, and a first solder ball 101 surrounds the entire circumferential surface of a first conductive post 191 and a first electrode pad 210. Thus, the first chip 200 is mechanically and electrically connected to the packaging substrate 100a. A first packaging glue 102 is infilled into a gap between the first chip 200 and the packaging substrate 100a to render the connection between the first chip 200 and the packaging substrate 100a more reliable.
The second chip packaging body 12 includes a connecting substrate 300, a second chip 400, and a third chip 500. The connecting substrate 300 includes a second base 310, a number of first contact pads 320, a number of second contact pads 330, a third solder mask 340, and a fourth solder mask 350.
The second base 310 includes a second top surface 3101 and a second bottom surface 3102. The second top surface 3101 and the second bottom surface 3102 are positioned at opposite sides of the second base 310, and the second top surface 3101 is substantially parallel to the second bottom surface 3102. The second base 310 defines a number of conductive holes 340 corresponding to the second conductive posts 192, the first contact pads 320, and the second contact pads 330. Each of the conductive holes 340 passes through the second top surface 3101 and the second bottom surface 3102.
The first contact pads 320 are formed on the second top surface 3101 and aligned with the conductive holes 340. The second contact pads 330 are formed on the second bottom surface 3102 and aligned with the conductive holes 340. That is, the first contact pads 320 are electrically connected to the second contact pads 330 through the conductive holes 340.
The third solder mask 350 is formed on the second top surface 3101 and defines a number of fourth opening 352 corresponding to the first contact pads 320. Each of the first contact pads 320 is exposed to a fourth opening 352. The fourth solder mask 360 is formed on the second bottom surface 3102 and defines a number of fifth openings 362 corresponding to the second contact pads 330. Each of the second contact pads 330 is exposed to a fifth opening 362.
The second chip 400 is located on the third solder mask 350 by a second packaging glue 600. The third chip 500 is located on the second chip 400 by a dielectric film 700 and is spaced apart from the second chip 400. A number of second electrode pads 410 are formed on the second chip 400 surrounding the second packaging glue 600. A number of third electrode pads 510 are formed on the third chip 500 surrounding the dielectric film 700. The second electrode pads 410 and the third electrode pads 510 are electrically connected to the first contact pads 320 through wires 800. A third packaging glue 105 is formed on the connecting substrate 300 to seal the entire second chip 400, the entire third chip 500, the entire second solder mask 350, and the entirety of wires 800, therefore the connections between the second chip 400, the third chip 500, and the connecting substrate 300 are more reliable.
When the second chip packaging body 12 is packaged on the first chip packaging body 11, the second conductive posts 192 are mechanically and electrically connected to the second contact pads 330 through second solder balls 103. Each second solder ball 103 surrounds the entire circumferential surface of a second conductive post 192 and covers an entire second contact pad 330. In at least one embodiment, a number of third solder balls 106 are formed on the second conductive pattern layer 113 exposed within the third openings 1151. The third solder balls 106 are configured for connecting other electronic elements (not shown). In at least one embodiment, sum of the height of each first conductive post 191 and the thickness of the first chip 200 is equal to the height of each second conductive post 192.
In the chip packaging structure 10, the contact area between the first chip 200 and the first packaging substrate 100a is increased because the first solder ball 101 surrounds the entire circumferential surface of each first conductive post 191 and each first electrode pad 210. The contact area between the first chip packaging body 11 and the second chip packaging body 12 is increased because each second solder ball 103 surrounds the entire circumferential surface of each second conductive post 192 and covers the entirety of each second contact pad 330. Therefore the first and second solder balls 101 and 103 are more reliable in function and strength even if the chip packaging structure 10 is touched when in transport or in use.
In other embodiments, the packaging substrate 100b in the second embodiment can be applied in the chip packaging structure 10 instead of applying the packaging substrate 100a of the first embodiment.
Even though numerous characteristics and advantages of the present embodiments have been set forth in the foregoing description, together with details of the structures and functions of the embodiments, the disclosure is illustrative only, and changes may be made in detail, especially in the matters of shape, size, and arrangement of parts within the principles of the disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
201210582244.6 | Dec 2012 | CN | national |
This patent application is a divisional application of patent application Ser. No. 14/097,251, filed on Dec. 5, 2013, entitled “PACKAGING SUBSTRATE, METHOD FOR MANUFACTURING SAME, AND CHIP PACKAGING STRUCTURE HAVING SAME”, assigned to the same assignee, which is based on and claims priority from China Patent Application No. 2012-10582244.6, filed in China on Dec. 28, 2012, and disclosures of both related applications are incorporated herein by reference in their entireties.
Number | Date | Country | |
---|---|---|---|
Parent | 14097251 | Dec 2013 | US |
Child | 14848504 | US |