Claims
- 1. An assembly comprising:
- a substrate; and
- a plurality of semiconductor chips attached to the substrate, each of the semiconductor chips being in contact with one another at a first temperature and being spaced from one another at an operating temperature, with the first temperature being lower than the operating temperature.
- 2. An assembly as in claim 1, wherein the semiconductor chips comprise a material having a lower thermal coefficient of expansion than the substrate.
- 3. An assembly as in claim 1, wherein the substrate substantially comprises alumina.
- 4. An assembly as in claim 1, wherein each of the semiconductor chips defines a plurality of repetitive structures thereon.
- 5. An assembly as in claim 4, wherein, at the expected operating temperature of the semiconductor chips, the semiconductor chips define a gap therebetween less than the distance between individual repetitive structures on a semiconductor chip.
- 6. An assembly as in claim 4, wherein, at the expected operating temperature of the semiconductor chips, the semiconductor chips define a gap therebetween less than one-tenth of the distance between individual repetitive structures on a semiconductor chip.
- 7. An assembly as in claim 4, wherein the repetitive structures comprise photosites.
- 8. An assembly as in claim 4, wherein the repetitive structures comprise portions of ink-jet ejectors.
- 9. An assembly as in claim 4, wherein the repetitive structures comprise LEDs.
- 10. An assembly as in claim 1, a semiconductor chip defining a groove between a main surface and a surface thereof.
- 11. An assembly comprising:
- a substrate; and
- a plurality of semiconductor chips attached to the substrate and arranged in a linear array on the substrate, each of the semiconductor chips having a main surface attached to the substrate, and a side surface in contact with a neighboring chip in the linear array at a first temperature and spaced from the neighboring chip at an operating temperature, with the first temperature being lower than the operating temperature.
- 12. An assembly as in claim 11, wherein each of the semiconductor chips defines a plurality of repetitive structures evenly spaced thereon, the repetitive structures on each chip being oriented along the linear array.
- 13. An assembly as in claim 12, wherein, at the operating temperature, the side surfaces of neighboring semiconductor chips define a gap therebetween less than a distance between individual repetitive structures on a semiconductor chip.
- 14. An assembly as in claim 12, wherein, at the operating temperature, the side surfaces of neighboring semiconductor chips define a gap therebetween less than one-tenth of a distance between individual repetitive structures on a semiconductor chip.
- 15. An assembly as in claim 12, wherein the repetitive structures comprise photosites.
- 16. An assembly as in claim 12, wherein the repetitive structures comprise portions of ink-jet ejectors.
- 17. An assembly as in claim 12, wherein the repetitive structures comprise LEDs.
- 18. An assembly as in claim 11, wherein the first temperature is not less than -20.degree. C.
- 19. An assembly as in claim 11, wherein the first temperature is not more than 80 celsius degrees below the operating temperature.
Parent Case Info
This is a continuation of application Ser. No. 08/116,195, filed Sep. 3, 1993, now abandoned, which is a division of application U.S. Ser. No. 07/974,567, filed Nov. 12, 1992 now U.S. Pat. No. 5,272,113.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-265275 |
Oct 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
974567 |
Nov 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
116195 |
Sep 1993 |
|