Pre-cut wafer applied underfill film on dicing tape

Information

  • Patent Grant
  • 9362105
  • Patent Number
    9,362,105
  • Date Filed
    Wednesday, March 13, 2013
    11 years ago
  • Date Issued
    Tuesday, June 7, 2016
    8 years ago
Abstract
A method for preparing a semiconductor with preapplied underfill comprises (a) providing a thinned silicon semiconductor wafer having a plurality of metallic bumps on its active face and, optionally, through-silica-vias vertically through the silicon semiconductor wafer; (b) providing an underfill material on a dicing support tape, in which the underfill material is precut to the shape of the semiconductor wafer; (c) aligning the underfill material on the dicing support tape with the semiconductor wafer and laminating the underfill material to the semiconductor wafer.
Description
BACKGROUND OF THE INVENTION

This invention relates to a process for the fabrication of a semiconductor die.


Miniaturization and slimming of electrical and electronic equipment has led to a need for both thinner semiconductor devices and thinner semiconductor packaging. One way to accomplish this is to thin down the wafer by removing excess material from the back side of the semiconductor wafer, typically done before the wafer is diced into individual semiconductor dies.


Another solution to produce smaller and more efficient semiconductor packages is to utilize an array of metallic bumps attached to the active face of the wafer. The metallic bumps are disposed to match with bonding pads on a substrate. When the metal is reflowed to a melt, it connects with the bonding pads forming both electrical and mechanical connections. This metallic bump packaging is generally referred to as “flip chip” because the bumped semiconductors are flipped in order to be attached to their substrates.


Due to a thermal mismatch that exists between the semiconductor and the substrate, repeated thermal cycling stresses the metallic interconnections, potentially leading to ultimate device failure. To counteract this, an encapsulating material, commonly called an underfill, is disposed in the gap between the semiconductor and the substrate, surrounding and supporting the metallic bumps.


Current trends in semiconductor packaging fabrication favor completing as many process steps as possible at the wafer level, allowing multiple integrated circuits to be processed at the same time, rather than individually, as occurs after die singulation. However, thinned silicon semiconductor wafers are fragile, so it is a benefit to utilize processes in semiconductor fabrication that do not threaten the integrity of the wafer as it is being diced into individual semiconductor dies and that have as few steps as possible.


One new method for dicing semiconductor wafers into individual dies is called “stealth dicing”. Stealth dicing is a dicing method in which a laser beam is irradiated to the inside of a semiconductor wafer to selected areas, thereby weakening the silicon bonds in those areas, and making it easier to divide the silicon wafer within those areas. Using stealth dicing, very thin semiconductor wafers can be cut without physically stressing the wafer, damage to the wafer is lessened, and die strength of the individual dies is not reduced. It would be an advantage to prepare a wafer for dicing so that the stealth laser dicing can be utilized.


SUMMARY OF THE INVENTION

This invention is a method for preparing for dicing a thinned semiconductor wafer with applied underfill, which method eliminates a step in conventional fabrication and is conducive to stealth dicing. The method comprises (a) providing a thinned semiconductor wafer having a plurality of metallic bumps on its active face and, optionally, through-silica-vias vertically through the silicon wafer; (b) providing an underfill material on a dicing support tape, in which the underfill material is precut to the shape of the semiconductor wafer; (c) aligning the underfill material on the dicing support tape with the semiconductor wafer and laminating the underfill material to the semiconductor wafer. In one embodiment of this method, a separation layer is disposed between the underfill and the dicing tape. In another embodiment, this invention is a dicing tape having an underfill material disposed on one side. In a further embodiment, a separation layer is disposed between the underfill and the dicing tape.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts a prior art method for preparing a thinned semiconductor wafer with preapplied underfill, ready for dicing.



FIG. 2 depicts the inventive method for preparing a thinned semiconductor wafer with preapplied underfill, ready for dicing, with some additional preparation steps.





DETAILED DESCRIPTION OF THE INVENTION

This invention is a method for the preparation of a semiconductor wafer for dicing. The semiconductor wafer has a plurality of metallic bumps on its active face. The essence of this invention is the use of a dicing tape having an underfill material disposed on one side. The dicing tape/underfill thus supplies the underfill material and the dicing tape in one step. Rather than applying an underfill material to the semiconductor wafer, and in a separate step, mounting the dicing tape over the underfill, the use of the combined dicing tape and underfill eliminates a step in the fabrication process. The assembly of dicing tape, underfill and wafer can be disposed in a dicing frame so that the inactive face of the wafer is oriented upwards, for ease in stealth dicing.


The wafer is prepared according to known methods from a semiconductor material, typically silicon, gallium arsenide, germanium, or similar compound semiconductor materials. The formation of the plurality of metallic bumps on the top side of the wafer, and their metallic composition, are made according to semiconductor and metallic fabrication methods well documented in industry literature. The metallic bumps are disposed on one face of the semiconductor wafer, called the active face, to match with metal bonding pads on a substrate for the semiconductor. When the metal is reflowed to a melt, it connects with the bonding pads forming both electrical and mechanical connections.


Silicon-through-vias are vertical passageways extending completely through the silicon wafer for the purpose of connecting circuitry from one semiconductor wafer to another semiconductor wafer or to a substrate for the semiconductor.


Dicing tapes are used in the fabrication process to support the wafer during dicing operations, that is, during the dicing of a semiconductor wafer into individual semiconductor dies. Dicing tapes are commercially available from a number of sources and in various forms can consist of a heat sensitive, pressure sensitive, or UV sensitive adhesive on a carrier. The carrier is typically a flexible substrate of polyolefin or polyimide. When heat, pulling strain, or UV is applied, respectively, the adhesiveness decreases, allowing the dicing tape to be removed. Commonly, a release liner covers the adhesive layer and can be easily removed just prior to use of the dicing tape.


Protective support tapes or carriers are used in the fabrication process to protect and support the metallic bumps and active face of the wafer during the wafer thinning (or back grinding) process. In some fabrication methods, the protective support can be a glass sheet or slide, another silicon wafer, or a tape suited for back grinding. Back grinding tapes are commercially available from a number of sources and in various forms consist of a heat sensitive, pressure sensitive, or UV sensitive adhesive on a carrier. The carrier is typically a flexible substrate of polyolefin or polyimide. When heat, pulling strain, or UV is applied respectively, the adhesiveness decreases, allowing the protective support tape to be removed. Commonly, a release liner covers the adhesive layer and can be easily removed just prior to use of the protective support. The back grinding operation may be performed, for example, by mechanical grinding, laser grinding, or etching.


Adhesives and encapsulants suitable as underfill chemistry that can be in the form of films are known, as are methods for making the underfill films. Suitable underfill films may be prepared, for example, from epoxy, acrylate, or silicon based chemistry and hardening agents for those chemistries. The thickness of the underfill material can be adjusted so that the metallic bumps can be either completely or only partially covered after lamination. In either case, the underfill material is supplied in amount and form so that it fully fills the space between the semiconductor and the intended substrate. In practice, the underfill material will be provided on a carrier and be protected with a release liner. Thus, the underfill material will be provided in a three layer form in which the first layer is a carrier, such as a flexible polyolefin or polyimide tape, the second layer is the underfill material, and the third layer is a release liner, in that order. Just before use, the release liner is removed and the underfill is typically applied when still attached to the carrier. After application of the underfill to the wafer, the carrier is removed.


In this invention, the underfill encapsulant is supplied on the dicing tape. The dicing tape can be in sheet form and comprises a substrate film and a pressure sensitive adhesive layer on one side of the substrate film. The underfill encapsulant, in a form precut to the size and shape of the wafer, is disposed on the dicing tape. A release liner is mounted over the underfill and is in contact with the underfill and those portions of the dicing tape not covered by the underfill (due to the precut shape of the underfill).


The invention is further described by reference to the Figures. In the figures, assemblies of one or more elements of dicing tape, silicon wafer, metallic bumps, underfill, and protective support can be shown with the active face of the silicon wafer (the face containing the metallic bumps) oriented up or down. The assembly can be handled in any orientation determined by the practitioner to be suitable and useful for the operation to be performed. Each of the dicing tape, back grinding tape, and underfill are shown without release liner. The dicing tape and back grinding tape are discarded after use. It will be understood by those skilled in the art that a release liner is generally used to protect the pressure sensitive adhesive of the dicing tape or back grinding tape, and that the release liner is removed just prior to use. The underfill layer laminated onto the active side of the wafer will move on to the dicing and bonding steps.



FIG. 1 depicts a prior art method for preparing a bumped semiconductor with preapplied underfill for dicing. A thinned semiconductor wafer 13, having a plurality of metallic bumps 11 and a protective support 12, is prepared. The assembly of wafer, bumps and protective support is supported, for example, on a vacuum chuck table 17, and the protective support 12 is removed. An underfill material 14 is laminated over the active face of the wafer, surrounding and encapsulating the metallic bumps 11. A dicing tape 15 is mounted over the underfill and the assembly of dicing tape, underfill, and bumped wafer is mounted in a dicing frame (or jig) 16 with the back side of the wafer oriented upwards and exposed for subsequent dicing.



FIG. 2 depicts the inventive method, and additional steps to more fully explain how the inventive method can be used. A thinned semiconductor wafer 13, having a plurality of metallic bumps 11 on one face, and a protective support 12, is prepared. The assembly of wafer, bumps and protective support is supported, for example, on a vacuum chuck table 17, and the protective support 12 is removed. A dicing tape 15 with an underfill layer 14 is prepared as a combination dicing tape/underfill 18. The underfill layer 14 is precut to the shape of the wafer. This combination dicing tape/precut underfill is disposed over the metallic bumps and active face of the semiconductor wafer 13, surrounding and encapsulating the metallic bumps 11. The assembly of dicing tape, underfill, and bumped wafer is mounted in a dicing frame 16 with the back side of the wafer oriented upwards and exposed for subsequent dicing. This orientation is suitable for stealth dicing.


Thus, in one embodiment, this invention is a method for preparing for dicing a thinned semiconductor wafer with applied precut underfill comprising: (a) providing a thinned silicon semiconductor wafer having a plurality of metallic bumps on its active face and, optionally, through-silica-vias vertically through the silicon semiconductor wafer; (b) providing an underfill material on a dicing support tape, in which the underfill material is precut to the shape of the semiconductor wafer; (c) aligning the underfill material on the dicing support tape with the semiconductor wafer and laminating the underfill material to the semiconductor wafer.

Claims
  • 1. A method for preparing for dicing a thinned semiconductor wafer with applied underfill, said method comprising: (a) providing a thinned semiconductor wafer having an active face and a back side, a plurality of metallic bumps on its active face and, optionally, through-vias vertically through the semiconductor wafer;(b) providing an article comprising an underfill material on a dicing support tape, in which the underfill material is precut to the shape of the semiconductor wafer; and(c) aligning the article with the thinned semiconductor wafer and laminating the underfill material to the active face to form an assembly, and(d) mounting the assembly to a dicing frame and exposing the back side of the thinned wafer for subsequent dicing,wherein the article supplies both of the underfill material and dicing support tape to the thinned semiconductor wafer in one fabrication step.
  • 2. An underfill material precut to the size and shape of a thinned semiconductor wafer, wherein the underfill material is supported on a dicing tape, and a release liner is mounted over the underfill and is in contact with the underfill and a portion of the dicing tape not covered by the underfill,wherein upon removal of the release liner, the underfill material and dicing tape can be supplied in combination to the thinned semiconductor wafer in one fabrication step.
  • 3. The method of claim 1 wherein said semiconductor wafer is silicon.
  • 4. The method of claim 1 wherein said semiconductor wafer has one or more through-silica-vias vertically therethrough.
  • 5. The method of claim 1 wherein the underfill material on a dicing support tape further comprises a release liner thereon.
  • 6. The method of claim 1 further comprising dicing said laminated semiconductor wafer.
  • 7. The underfill material of claim 2, further comprising a separation layer disposed between the underfill and the dicing tape.
  • 8. A method for preparing for dicing a thinned semiconductor wafer with applied underfill, the wafer having an active face and a back side, said method comprising: (a) aligning an article comprising an underfill material disposed on dicing support tape with a thinned semiconductor wafer and(b) laminating the underfill material side of the article to the active face of the thinned semiconductor wafer to form an assembly and;(c) mounting the assembly to a dicing frame and exposing the back side of the thinned wafer for subsequent dicing;wherein said thinned semiconductor wafer has a plurality of metallic bumps on its active face and, optionally, through-vias vertically through the semiconductor wafer; andwherein said underfill material on a dicing support tape is precut to the shape of the thinned semiconductor wafer,wherein the article supplies both of the underfill material and dicing support tape to the thinned semiconductor wafer in one fabrication step.
  • 9. The method of claim 8 further comprising dicing said laminated semiconductor wafer.
  • 10. The method of claim 1 further comprising (d) irradiating an inside portion of the laminated thinned wafer.
  • 11. The method of claim 8 further comprising (c) irradiating an inside portion of the laminated thinned wafer.
  • 12. A method for preparing for dicing a thinned semiconductor wafer with applied underfill, said method consisting of: (a) providing a thinned semiconductor wafer having an active face and a back side, a plurality of metallic bumps on its active face and, optionally, through-vias vertically through the semiconductor wafer;(b) providing an article comprising an underfill material on a dicing support tape, in which the underfill material is precut to the shape of the semiconductor wafer; and(c) aligning the article with the thinned semiconductor wafer and laminating the underfill material to the active face to form an assembly, and(d) mounting the assembly to a dicing frame and exposing the back side of the thinned wafer for subsequent dicing,wherein the article supplies both of the underfill material and dicing support tape to the thinned semiconductor wafer in one fabrication step.
US Referenced Citations (73)
Number Name Date Kind
4208005 Nate et al. Jun 1980 A
5045921 Lin et al. Sep 1991 A
5356947 Ali et al. Oct 1994 A
5635010 Pepe et al. Jun 1997 A
5681757 Hayes Oct 1997 A
6260264 Chen et al. Jul 2001 B1
6465330 Takahashi et al. Oct 2002 B1
6534387 Shinogi et al. Mar 2003 B1
6794751 Kumamoto Sep 2004 B2
6958298 Murayama Oct 2005 B2
7071572 Kumamoto Jul 2006 B2
7074695 Park et al. Jul 2006 B2
7176044 Forray et al. Feb 2007 B2
7455095 Yamamoto Nov 2008 B2
7468292 Yamano Dec 2008 B2
7473617 Momoi et al. Jan 2009 B2
7482251 Paulsen et al. Jan 2009 B1
7488993 Tokano et al. Feb 2009 B2
7491772 Kamiya et al. Feb 2009 B2
7494845 Hwang et al. Feb 2009 B2
7494900 Harris et al. Feb 2009 B2
7495315 Lee et al. Feb 2009 B2
7498520 Osaka et al. Mar 2009 B2
7501300 Abe Mar 2009 B2
7560519 Canelas et al. Jul 2009 B2
7727875 Shin et al. Jun 2010 B2
7811903 Grigg Oct 2010 B2
8106522 Sato et al. Jan 2012 B2
8648476 Takamoto et al. Feb 2014 B2
8692389 Takamoto et al. Apr 2014 B2
8703584 Misumi et al. Apr 2014 B2
8704366 Shin Apr 2014 B2
8766462 Takamoto et al. Jul 2014 B2
20010040298 Baba et al. Nov 2001 A1
20020166625 Ball et al. Nov 2002 A1
20020197771 Dotta et al. Dec 2002 A1
20030017663 Takyu et al. Jan 2003 A1
20030022465 Wachtler Jan 2003 A1
20030034128 Matsumura Feb 2003 A1
20030129438 Becker et al. Jul 2003 A1
20040007327 Kobayashi Jan 2004 A1
20040185601 Stepniak et al. Sep 2004 A1
20040266940 Issari Dec 2004 A1
20050003636 Takyu et al. Jan 2005 A1
20050014313 Workman et al. Jan 2005 A1
20050074547 Morganelli et al. Apr 2005 A1
20050126686 Cheong et al. Jun 2005 A1
20050181540 Farnworth et al. Aug 2005 A1
20050260829 Uematsu et al. Nov 2005 A1
20060046433 Sterrett et al. Mar 2006 A1
20060177954 Jeong et al. Aug 2006 A1
20060205182 Soejima Sep 2006 A1
20070000595 Prack Jan 2007 A1
20070087532 Bauer et al. Apr 2007 A1
20070137782 Matsumura et al. Jun 2007 A1
20070155047 Jayaraman et al. Jul 2007 A1
20070241436 Ookubo et al. Oct 2007 A1
20070259515 Paik et al. Nov 2007 A1
20080003719 Lu et al. Jan 2008 A1
20080027199 Mazurek et al. Jan 2008 A1
20080064188 Hayashi Mar 2008 A1
20080157303 Yang Jul 2008 A1
20080176167 Kawamori et al. Jul 2008 A1
20080220591 Nakamura Sep 2008 A1
20080280422 Shin et al. Nov 2008 A1
20090075429 Sato et al. Mar 2009 A1
20090166863 Watanabe et al. Jul 2009 A1
20100047969 Kim et al. Feb 2010 A1
20100081235 Furumura Apr 2010 A1
20100190293 Maeda et al. Jul 2010 A1
20110198721 Yang et al. Aug 2011 A1
20120049304 Motz et al. Mar 2012 A1
20120244655 Moore et al. Sep 2012 A1
Foreign Referenced Citations (18)
Number Date Country
101339910 Jan 2009 CN
1381076 Jan 2004 EP
2192611 Jun 2010 EP
03039378 Feb 1991 JP
2001176822 Jun 2001 JP
2000299333 Apr 2004 JP
2005320491 Nov 2005 JP
2006319243 Nov 2006 JP
2007016074 Jan 2007 JP
2007100065 Apr 2007 JP
2007158212 Jun 2007 JP
2008294382 Dec 2008 JP
2009164476 Jul 2009 JP
20020023105 Mar 2002 KR
100379563 Apr 2003 KR
8400506 Feb 1984 WO
2008094149 Aug 2008 WO
2011128319 Oct 2011 WO
Non-Patent Literature Citations (2)
Entry
RC-800 Series, Pulsed UV Curing Systems. Brochure, Xenon Corporation, 2006, Wilmington, MA, USA.
“If you have a problem with mercury UV curing, we have a better solution. Pulsed UV Light.” Brochure, Xenon Corporation, 2006, Wilmington, MA, USA.
Related Publications (1)
Number Date Country
20130196472 A1 Aug 2013 US
Provisional Applications (1)
Number Date Country
61438341 Feb 2011 US
Continuations (1)
Number Date Country
Parent PCT/US2012/023068 Jan 2012 US
Child 13799657 US