Number | Date | Country | Kind |
---|---|---|---|
8-21965 | Jan 1996 | JP | |
8-37155 | Jan 1996 | JP | |
8-75297 | Mar 1996 | JP |
Filing Document | Filing Date | Country | Kind | 102e Date | 371c Date |
---|---|---|---|---|---|
PCT/JP96/03718 | WO | 00 | 8/26/1997 | 8/26/1997 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO97/25839 | 7/17/1997 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4361634 | Miller | Nov 1982 | |
4954878 | Fox et al. | Sep 1990 | |
5110654 | Yokokawa | May 1992 | |
5539156 | Chobot et al. | Jul 1996 | |
5557502 | Banerjee et al. | Sep 1996 | |
5590030 | Kametani et al. | Dec 1996 | |
5666722 | Tamm et al. | Sep 1997 |
Number | Date | Country |
---|---|---|
0 457 583 | Nov 1991 | EP |
0 605 399 | Jul 1994 | EP |
2 468 279 | Apr 1981 | FR |
64 000 795 | Jan 1989 | JP |
01 037 073 | Feb 1989 | JP |
03 142 896 | Jun 1991 | JP |
04 192 495 | Jul 1992 | JP |
4-55555 | Sep 1992 | JP |
5-18476 | Mar 1993 | JP |
6-224477 | Aug 1994 | JP |
06 302 964 | Oct 1994 | JP |
7-34505 | Apr 1995 | JP |
07 202 433 | Aug 1995 | JP |
Entry |
---|
Haddad, Multilayer Laminated Circuit Construction, IBM Technical Disclosure Bulletin, vol. 7, No. 2 pp 154-155, Jul. 1964.* |
“Formation of Surface Laminar Circuit on Printed Circuit Board with Plated through Holes” IBM Technical Disclosure Bulletin, vol. 36, No. 10, Oct. 1993 (1993-10), p. 511 XP000412466, IBM Corp., New York, US. |