Claims
- 1. A multilayer printed wiring board in which an interlayer insulating layer is formed on a base material on which a lower conductor circuit is formed, an upper conductor circuit is formed on the interlayer insulating layer and the lower and upper conductor circuits are electrically connected through a via hole provided in the interlayer insulating layer, wherein:a land for said via hole is formed in a substantially elliptic shape.
- 2. A multilayer printed wiring board in which an interlayer insulating layer is formed on a base material on which a lower conductor circuit is formed, an upper conductor circuit is formed on the interlayer insulating layer and the lower and upper conductor circuits are electrically connected through a via hole, wherein:a plurality of said via holes are collectively formed within a pad.
- 3. A multilayer printed wiring board according to claim 2, wherein said via holes share their land and are collectively formed; anda form of said land is any of the shape of a tear, an ellipse and a circle.
- 4. A multilayer printed wiring board in which a core material is provided with a through hole, an interlayer insulating layer is formed on the core material, a via hole is formed in the interlayer insulating layer and the via hole and the through hole are electronically connected, wherein:the core material has insulating layers on both sides and the through hole is formed through the core material and the insulating layers.
- 5. A multilayer printed wiring board in which a core material is provided with a through hole, an interlayer insulating layer is formed on the core material, a via hole is formed in the interlayer insulating layer and the via hole and the through hole are electronically connected, wherein:the core material has insulating layers on both sides, the through hole is formed through the core material and the insulating layers, a fist land of the through hole on the insulating layer is formed in a substantially tear-like shape and the via hole in the interlayer insulating layer is connected to the first land through a narrow part of the first land with the tear-like shape.
- 6. The multilayer printed wiring board according to claim 5, wherein the via hole formed in the interlayer insulating layer has a second land which is formed in a substantially tear-like shape and an opening of the via hole is formed in a widened part of the second land with the tear-like shape.
- 7. The multilayer wiring board according to claim 5, wherein the via hole formed in the interlayer insulating layer has a second land which is formed in a substantially elliptic shape and an opening of the via hole is formed at one end of the second land with the elliptic shape in a direction of a longer axis.
- 8. The multilayer wiring board according to claim 5, wherein the via hole formed in the interlayer insulating layer has a second land which is formed in a tear-like shape, an opening of the via hole is formed in a widened part of the second land with the tear-like shape and the second land is electronically connected to a pad formed on the interlayer insulating layer.
- 9. A multilayer printed wiring board in which a core material is provided with a through hole, an interlayer insulating layer is formed on the core material, a via hole is formed in the interlayer insulating layer and the via hole and the through hole are electronically connected, wherein:the core material has insulating layers on both sides, the through hole is formed through the core material and the insulating layers and a first land of the through hole on the insulating layer is formed in a substantially elliptic shape.
Priority Claims (3)
Number |
Date |
Country |
Kind |
8-21965 |
Jan 1996 |
JP |
|
8-37155 |
Jan 1996 |
JP |
|
8-75297 |
Mar 1996 |
JP |
|
Parent Case Info
This is a Division of application Ser. No. 08/894,342 filed Aug. 26, 1997, now U.S. Pat. No. 6,316,738 which in turn is a 371 of PCT/JP96/03718, filed Dec. 19, 1996. The entire disclosure of the prior applications is hereby incorporated by reference herein in its entirety.
US Referenced Citations (11)
Foreign Referenced Citations (19)
Number |
Date |
Country |
0 457 583 |
Nov 1991 |
EP |
0 605 399 |
Jul 1994 |
EP |
2 468 279 |
Apr 1981 |
FR |
64 000 795 |
Jan 1989 |
JP |
01 037 073 |
Feb 1989 |
JP |
03 142 896 |
Jun 1991 |
JP |
04 192 495 |
Jul 1992 |
JP |
B2-4-55555 |
Sep 1992 |
JP |
B2-5-18476 |
Mar 1993 |
JP |
U-5-43569 |
Jun 1993 |
JP |
A-5-183273 |
Jul 1993 |
JP |
A-6-132667 |
May 1994 |
JP |
6-224 477 |
Aug 1994 |
JP |
06 302 964 |
Oct 1994 |
JP |
A-6-314865 |
Nov 1994 |
JP |
U-59-182974 |
Dec 1994 |
JP |
B2-7-34505 |
Apr 1995 |
JP |
07 202 433 |
Aug 1995 |
JP |
A-7-321463 |
Dec 1995 |
JP |
Non-Patent Literature Citations (2)
Entry |
“Formation of Surface Laminar Circuit on Printed Circuit Board with Plated through Holes” IBM Technical Disclosure Bulletin, vol. 36, No. 10, Oct. 1993, p. 511 XP000412466, IBM Corp., New York, US. |
Haddad, Multilayer Laminated Circuit Construction, IBM Technical Disclosure Bulletin, vol. 7, No. 2 pp 154-155. |