The embodiment discussed herein is directed to a printed wiring board used in electronic equipments and a manufacturing method of such a printed wiring board.
In recent electronic equipments including a cellular phone, a digital camera, etc., a severe demand is placed in speeding up an operation. In order to satisfy such a demand, it is required to use a so-called low-K material such as a porous silica for an interlayer insulating material of a semiconductor chip in order to reduce a parasitic capacitance generated between wiring patterns.
However, a low-K material is generally a mechanically brittle material, and tends to receive a damage due to a thermal strain generated during a joining process of a semiconductor chip. For example, a porous silica has a modulus of elasticity of 4 GPa to 8 GPa and, thereby, a mechanical strength of the porous silica is smaller than that of conventionally used interlayer insulating materials.
For this reason, a joining process to join a semiconductor chip using such a low-K material is performed at a low temperature in order to reduce a thermal strain generated in a substrate during the joining process. However, because a conventionally used lead-free solder requires a joining temperature of 217° C. or higher, it has been difficult to mount a semiconductor chip, in which a low-K material is used, on a printed wiring board.
In view of such a situation, Japanese Laid-Open Patent Application No. 2001-274201 suggests a technique to form a solder layer on a Cu wiring pattern on a printed wiring board, the solder layer having a lamination structure in which a tin (Sn) layer and a bismuth (Bi) layer are stacked sequentially. According to such a technique, it is considered that the solder layer fuses at a temperature of 139° C. according to an eutectic reaction of Sn and Bi, which enables joining a device such as a semiconductor chip or the like to connection electrodes at a low temperature.
Japanese Laid-Open Patent Application No. 2003-174252 also discloses a technique similar to the technique suggested in Japanese Laid-Open Patent application No. 2001-274201.
In the printed wiring board having an Sn layer directly formed on a Cu layer, Sn atoms in the Sn layer move into the Cu layer due to diffusion during a plated film producing process to form the Sn layer, which may cause a problem in that an intermetallic compound Cu6Sn5 is formed in a Cu electrode pad. As a result of formation of such an intermetallic compound, the Sn layer, which is formed on the Cu electrode pad, is consumed. Thus, even if a Bi layer is formed on the Cu electrode pad, the desired eutectic reaction cannot be produced.
In order to eliminate such a problem, according to the technique suggested in the above-mentioned patent document, it is required to set the film thickness of the Sn layer formed on the Cu layer large enough so that a depletion of Sn atoms does not occur and the Sn layer remains on the Cu electrode pad even if a large amount of Sn atoms are moved into the Cu electrode pad. However, according to such a structure, the film thickness of the Sn layer must be increased, which may cause a problem in that short-circuiting occurs between adjacent electrode pads through a thick solder layer when forming minute patterns with fine pitches.
According to an aspect of the invention, a printed wiring board includes: a substrate; a Cu wiring pattern formed over the substrate; a first metal layer formed on the Cu wiring pattern; a second metal layer formed on the first metal layer, wherein the first metal layer has a less reactivity with Cu than the second metal layer, and the first metal layer and the second metal layer together cause an eutectic reaction.
According to another aspect of the invention, a manufacturing method of an electronic device, includes: placing the electronic device on the above-mentioned printed wiring board so that terminals of the electronic device are brought into contact with the second metal layer; and reflowing the first and second metal layers to join the terminals of the electronic device to the Cu wiring pattern.
According to a further aspect of the invention, a manufacturing method of a printed wiring board includes: forming a first metal layer on a Cu wiring pattern formed on a substrate; forming a second metal layer on the first metal layer, the second metal layer producing an eutectic reaction with the first metal layer; and reflowing the first and second metal layers to produce the eutectic reaction between the first and second metal layers, wherein the first metal layer has a less reactivity with Cu than the second metal layer.
The object and advantages of the embodiment will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary explanatory only and are not restrictive of the invention, as claimed.
Embodiments of the present invention will be explained with reference to the accompanying drawings.
Each of the Cu wiring patterns forms an electrode pad. Hereinafter, the Cu wiring patterns 11A and 11B may be referred to as Cu electrode pads 11A and 11B, respectively. Solder layers 12A and 12B are formed on the Cu electrode pads 11A and 11B, respectively. Each of the solder layers 12A and 12B has a Sn/Bi lamination structure in which a bismuth (Bi) layer 12 and a tin (Sn) layer 13 are stacked in that order.
In the above-mentioned structure, the Bi layer 12 directly contacts with the Cu electrode pads 11A or 11B. Because bismuth (Bi) does not form an intermetallic compound with copper (Cu), an amount of Bi atoms diffused into the Cu electrode pads 11A and 11B is negligibly small. Thus, there is no situation happens in that the Bi layer 12 is depleted. Thus, when the Sn layer 13 is formed on the Bi layer 12, the Bi layer 12 and the Sn layer 13 surely produce an eutectic reaction due to heat applied in a reflowing process, and, thereby, the solder layers 12A and 12B can fuse surely at a temperature below 200° C.
In the present embodiment, as illustrated in
In the process illustrated in
Then, the thus-obtained electrode structure is subjected to a Bi plating process using Bi electroless plating in order to form the Bi layer 12 having an average film thickness of about 1 μm on surfaces of each of the Cu electrode pads 11A and 11B as illustrated in
However, in the process illustrated in
In the Bi electroless plating process illustrated in
Subsequent to the electroless plating process of the Bi-plated layer 12, the electrode structure illustrated in
Subsequently, in the process of
Consequently, as illustrated in
Although the thus-formed Sn-plated layer 13 is partly in contact with the Cu electrode pad 11A or 11B as illustrated in
In the experiments, the Bi-plated layer was directly formed on the Cu pattern with an average film thickness of about 1.0 μm, and the Sn-plated layer was formed on the Bi-plated layer with an average film thickness of about 0.7 μm. In the experiments, a flux of an RMA-type flux was applied to the surface of the sample and the sample was heated at a heating rate of 2° C./min.
Although
On the other hand,
According to the above-mentioned experiments, it was found that melting occurs in the solder layers 12A and 12B of the Bi-plated layer 12 and the Sn-plated layer 13 at the temperature of 140° C. Thus, it was confirmed that Sn atoms are effectively prevented from being diffused into the Cu electrode pad 11A or 11B in a large part of the Sn-plated layer 13 and the melting occurs near the eutectic temperature of 139° C. even if a part of the Sn-plated layer 13 is in direct contact with the Cu electrode pads 11A or 11B as illustrated in
The following Table 1 indicates results of comparison between the sample according to the structure of
With reference to Table 1, in the reference sample No. 1, Sn atoms are spread into a range of about 1 μm thickness from the front surface of the Cu electrode pads 11A and 11B simultaneously with the electroless plating film deposition, which results in formation of the intermetallic compound Cu6Sn5. Accordingly, the Sn layer is depleted on the surfaces of the Cu electrode pads 11A and 11B. As a result, if a reflowing process is performed after forming a Bi layer, the solder layers on the Cu electrode pads 11A and 11B cannot be meted.
On the other hand, if the film thickness of the Sn-plated layer is increased such as in the reference samples No. 2 and No. 3, the Sn layer remains and the solder layer can be melted. However, because the film thickness of the Sn-plated layer is increased, short-circuiting occurs between the adjacent Cu electrode pads 11A and 11B. In Table 1, “x” indicates that melting did not occur in the solder layer, “Δ” indicates an incomplete melting occurred, and “◯” indicates that a complete melting occurred.
On the other hand, the formation of an intermetallic compound after the electroless plating process is not recognized in the structure of the present embodiment in which the Bi-plated layer and the Sn-plated layer are formed on the Cu electrode pads 11A and 11B. Thus, it is appreciated that the solder layers on the Cu electrode pads 11A and 11B are surely melted.
However, if the film thickness of the Sn-plated layer 13 is increased, short-circuiting occurs between the adjacent Cu electrode pads 11A and 11B. Thus, it is desirable to set the film thickness of the Sn-plated layer 13 to about 1 μm.
It should be noted that the electroless plating process to form the Bi-plated layer 12 illustrated in
Furthermore, according to the present embodiment, by flip-chip mounting the semiconductor chip 31, as illustrated in
According to the temperature change curve illustrated in
Moreover, as illustrated in
A description will be given below of a second embodiment.
Referring to
For example, in the structure illustrated in
Furthermore, in the process of
Then, after washing the structure illustrated in
Then, the structure illustrated in
Then, the structure illustrated in
In the present embodiment, because the formation of the Bi-plated layer 12 is performed on the Sn sacrifice layer 13A, which has an affinity to the Bi layer, when forming the Bi-plated layer 12, the Bi-plated layer 12 is made flat and there is no island-form growth such as in the above-mentioned embodiment. Thus, when forming the Sn-plated layer 13, Sn atoms are prevented from spreading from the Sn-plated layer 13 into the Cu electrode pad 11A or 11B more efficiently than the case of the above-mentioned embodiment, thereby more accurately controlling the composition of the solder layers 12A ad 12B including the thus-formed Sn/Bi lamination structure to be close to the eutectic composition.
A description will be given below, with reference to
Referring to
As illustrated in
Then, as illustrated in
Then, as illustrated in
Further, as illustrated in n
Then, in the process illustrated in
Thereafter, as illustrated in
Then, as illustrated in
Then, as illustrated in
As explained before, the Bi-plated layer 66 and the Sn-plated layer 67 together form an eutectic solder layer having a Sn—Bi lamination structure. However, as mentioned above, the Bi-plated layer 66 is formed on portions in contact with the pad electrode forming portions (Cu electrode pads) 65A through 65C. Thus, unlike an eutectic solder layer having a conventional lamination structure in which a Sn-plated layer is directly in contact with a Cu electrode pad, Sn atoms are not depleted. Thus, when it is subject to a reflowing process, a Sn—Bi eutectic solder having a low melting temperature is formed without increasing the thickness of the Sn-plated layer, thereby enabling mounting an electronic device on the thus-formed printed wiring board at a joining temperature below 200° C.
According to the above-mentioned embodiments, there is no short-circuiting occurs even in a structure in which Cu electrode pads are arranged at very small intervals because the film thickness of the solder layers formed on the Cu electrode pads can be reduced.
In the embodiments explained above, instead of the Bi-plated layer 12 or 66, other metal elements may be used, which have a small reactivity with Cu and do not form an intermetallic compound with Cu. For example, lead (Pb), indium (In), silver (Ag) or an alloy containing Bi, Pb, In or Ag as a major component may be used instead of Bi.
Moreover, instead of the Sn-plated layer 13 or 67, other metals forming an eutectic solder with the Bi-plated layer 12 or 66, such as, for example, gold (Au) or an alloy containing Sn or Au as a major component, may be used.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the principles of the invention and the concepts contributed by the inventor to furthering the art, and are to be construed a being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relates to a showing of the superiority and inferiority of the invention. Although the embodiment(s) of the present invention (s) has(have) been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
This is a divisional of U.S. application Ser. No. 12/908,404 filed Oct. 20, 2010 which is a U.S. continuation application, filed under 35 USC 111(a) and claiming the benefit under 35 USC 120 and 365(c), of PCT application JP2008/058427 filed May 2, 2008. The foregoing application is hereby incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 12908404 | Oct 2010 | US |
Child | 14221431 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2008/058427 | May 2008 | US |
Child | 12908404 | US |