Claims
- 1. A method for forming an ONO stack of a floating gate transistor with a first layer of silicon dioxide formed on the floating gate and a layer of silicon nitride formed on the first silicon dioxide layer, comprising:forming a second silicon dioxide layer by thermally depositing an oxide layer on the silicon nitride layer; and annealing the ONO stack after the second silicon dioxide layer has been formed; wherein the annealing is performed in a batch furnace at a temperature range of 800 to 1150 deg Celsius for 300 seconds to 1800 seconds.
- 2. The method of claim 1, wherein the annealing is performed in the batch furnace with a gas mixture of 5% to 100% of NO, with argon as a carrier gas.
- 3. The method of claim 1, wherein the annealing is performed in the batch furnace with the gas mixture of 5% to 100% of NO with nitrogen as a carrier gas.
- 4. The method of claim 1, wherein the annealing is performed in the batch furnace with the gas mixture of 5% to 100% of NO with oxygen as a carrier gas.
- 5. The method of claim 1, wherein the annealing is performed in the batch furnace with the gas mixture of 5% to 100% of NO with argon, nitrogen and oxygen as carrier gases.
- 6. The method of claim 1, wherein the annealing is performed in the batch furnace with the gas mixture of 5% to 100% of N2O with nitrogen as a carrier gas.
- 7. The method of claim 1, wherein the annealing is performed in the batch furnace with the gas mixture of 5% to 100% of N2O with oxygen as a carrier gas.
- 8. The method of claim 1, wherein the annealing of the ONO stack is performed in the batch furnace with the gas mixture of 5% to 100% of N2O with argon as a carrier gas.
- 9. The method of claim 1, wherein the annealing of the ONO stack is performed in the batch furnace with the gas mixture of 5% to 100% of N2O with argon, nitrogen and oxygen as a carrier gas.
- 10. A method for forming an ONO stack of a floating gate transistor with a first layer of silicon dioxide formed on the floating gate and a layer of silicon nitride formed on the first silicon dioxide layer, comprising:forming a second silicon dioxide layer by thermally depositing an oxide layer on the silicon nitride layer; and annealing the ONO stack after the second silicon dioxide layer has been formed; wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool at a temperature range of 700 to 1100 deg Celsius for one second to 120 seconds.
- 11. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of NO, with argon as a carrier gas.
- 12. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of NO, with nitrogen as a carrier gas.
- 13. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of NO, with oxygen as a carrier gas.
- 14. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of NO, with carrier gases argon, nitrogen and oxygen.
- 15. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of N2O, with nitrogen as a carrier gas.
- 16. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of N2O, with oxygen as a carrier gas.
- 17. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of N2O, with argon as a carrier gas.
- 18. The method of claim 10, wherein the annealing is performed in a single wafer Rapid Thermal Annealing tool with a gas mixture of 1% to 100% of N2O, with carrier gases argon, nitrogen and oxygen.
CROSS REFERENCE
This application claims priority to provisional application No. 60/224,658 filed Aug. 11, 2000 entitled “Process for Treating ONO Dielectric Film of a Floating Gate Memory Cell”. The inventors are Robert Bertran Ogle, Jr. and Arvind Halliyal.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5836772 |
Chang et al. |
Nov 1998 |
A |
6074917 |
Chang et al. |
Jun 2000 |
A |
6306777 |
Ogle et al. |
Oct 2001 |
B1 |
6319775 |
Halliyal et al. |
Nov 2001 |
B1 |
6368398 |
Vaartstra |
Apr 2002 |
B2 |
6376341 |
Kluth et al. |
Apr 2002 |
B1 |
Non-Patent Literature Citations (1)
Entry |
Misra, V., et al., “Electrical Properties of Composite Gate Oxides Formed by Rapid Thermal Processing”, Apr. 1996, IEEE Transactions on Electron Devices, Vol. 43, No. 4. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/224658 |
Aug 2000 |
US |