Embodiments of the present invention generally relate to the field of integrated circuit package substrates, and, more particularly to same layer microelectronic circuit patterning using hybrid laser projection patterning (LPP) and semi-additive patterning (SAP).
Reductions in the size and pitch of integrated circuit devices require advancements in the manufacture of IC package substrates. The use of lasers is becoming more common for patterning substrates. Disadvantageously, the use of laser projection patterning to pattern a substrate layer tends to cost much more than semi-additive patterning.
The present invention is illustrated by way of example and not limitation in the figures of the accompanying drawings in which like references indicate similar elements, and in which:
In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the invention. It will be apparent, however, to one skilled in the art that embodiments of the invention can be practiced without these specific details. In other instances, structures and devices are shown in block diagram form in order to avoid obscuring the invention.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures or characteristics may be combined in any suitable manner in one or more embodiments.
Necking region 102 represents a region on the surface of substrate 100 where signals, such as signal trace 108 routed to escape from an integrated circuit die, which would occupy die shadow 106. In one embodiment, signal traces 108 are input/output (I/O) signals that are routed from outer bumps of the integrated circuit die. Necking region 102 generally has a higher density than main routing region 104. In one embodiment, necking region 102 contains line widths of about 9 micrometers and spaces of about 12 micrometers. In one embodiment, main routing region 104 contains line widths of greater than about 14 micrometers and spaces of greater than about 14 micrometers. In one embodiment, signal traces 108 have a length within necking region 102 of a few millimeters. As shown, necking region 102 is slightly larger than die shadow 106.
As described in embodiments hereafter, same layer microelectronic circuit patterning may use laser projection patterning (LPP) in necking region 102 and semi-additive patterning (SAP) in main routing region 104. Signal traces 108 are seamlessly spanned (for example, continuous copper traces) across both regions.
In one embodiment, package substrate 200 is coupled on surface 220 with an integrated circuit die such as a flip chip silicon die. In another embodiment, surface 220 is laminated with another dielectric layer as part of a continued build-up process.
In one embodiment, package substrate 300 is coupled on surface 322 with an integrated circuit die such as a flip chip silicon die. In another embodiment, surface 322 is laminated with another dielectric layer as part of a continued build-up process.
In the description above, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some of these specific details. In other instances, well-known structures and devices are shown in block diagram form.
Many of the methods are described in their most basic form but operations can be added to or deleted from any of the methods and information can be added or subtracted from any of the described messages without departing from the basic scope of the present invention. Any number of variations of the inventive concept is anticipated within the scope and spirit of the present invention. In this regard, the particular illustrated example embodiments are not provided to limit the invention but merely to illustrate it. Thus, the scope of the present invention is not to be determined by the specific examples provided above but only by the plain language of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4554404 | Gilder, Jr. et al. | Nov 1985 | A |
5559584 | Miyaji et al. | Sep 1996 | A |
6258629 | Niones et al. | Jul 2001 | B1 |
6563079 | Umetsu et al. | May 2003 | B1 |
6719916 | Dubowski et al. | Apr 2004 | B2 |
20040266060 | Muramatsu et al. | Dec 2004 | A1 |
20070141757 | Nomura | Jun 2007 | A1 |
20070144769 | Salama | Jun 2007 | A1 |
20070158854 | Lotz | Jul 2007 | A1 |
20080001297 | Lotz et al. | Jan 2008 | A1 |
20080020132 | Huemoeller et al. | Jan 2008 | A1 |
Number | Date | Country |
---|---|---|
1225510 | Aug 1999 | CN |
1294540 | May 2001 | CN |
1526166 | Sep 2004 | CN |
1747157 | Mar 2006 | CN |
1988765 | Jun 2007 | CN |
101141851 | Mar 2008 | CN |
102171788 | Aug 2011 | CN |
11111884 | Apr 1999 | JP |
2000246474 | Sep 2000 | JP |
2004240216 | Aug 2004 | JP |
201032690 | Sep 2010 | TW |
WO-2007078716 | Jul 2007 | WO |
2010047977 | Apr 2010 | WO |
2010047977 | Jul 2010 | WO |
Entry |
---|
Dahotre et al., “Laser Fabrication and Machining of Materials”, 2008, Springer eBook, chapter 4: Laser Drilling, pp. 97-143. |
Korner et al., “Physical and material aspects in using visible laser pulses of nanosecond duration for ablation”, 1996, Applied Physics A, pp. 123-131. |
International Preliminary Report on Patentability received for PCT Patent Application No. PCT/US2009/060216, mailed on May 5, 2011, 6 pages. |
International Search Report for corresponding matter, mailed May 20, 2010. |
“Chinese Application Serial No. 200980139243.0, Office Action mailed Dec. 26, 2012”, 18 pgs. |
“Taiwanese Application Serial No. 98134625, Office Action mailed Feb. 7, 2013”, 14 pgs. |
“Chinese Application Serial No. 200980139243.0, Office Action mailed Aug. 16, 2013”, w/English translation, 10 pgs. |
“Chinese Application Serial No. 200980139243.0, Response filed May 6, 2013 to Office Action mailed Dec. 26, 2012”, w/English translation of claims, 13 pgs. |
“Japanese Application Serial No. 2011-533223, Office Action mailed Mar. 26, 2013”, w/English translation, 6 pgs. |
“Japanese Application Serial No. 2011-533223, Response filed Jul. 12, 2013 to Office Action mailed Mar. 26, 2013”, w/English translation of claims, 7 pgs. |
“Korean Application Serial No. 2011-7007695, Response filed Mar. 28, 2013 to Office Action mailed Dec. 28, 2012”, English currently pending claims only, 3 pgs. |
“Korean Application Serial No. 2011-7007695, Response filed Aug 22, 2012 to Office Action mailed Jun. 22, 2012”, English currently pending claims only, 3 pgs. |
“Taiwanese Application Serial No. 98134625, Office Action mailed Oct. 8, 2013”, w/English translation, 8 pgs. |
“Taiwanese Application Serial No. 98134625, Response filed Apr. 29, 2013 to Office Action mailed Jan. 29, 2013”, w/English translation, 10 pgs. |
“Chinese Application Serial No. 200980139243.0, Response filed Oct. 30, 2013 to Office Action mailed Aug. 16, 2013”, w/English claims, 6 pgs. |
Number | Date | Country | |
---|---|---|---|
20100101084 A1 | Apr 2010 | US |